## ETV SGS-THOMSON <br> NMCROELECTRONICS <br> APPLICATION NOTE <br> LOW COST ACTIVE CLAMP FOR HIGH FREQUENCY APPLICATIONS

## INTRODUCTION

Purpose of this application is to describe a singleswitch forward converter with two outputs, 5V20 A and $12 \mathrm{~V}-4 \mathrm{~A}$, with an active clamp system. This is an application close to Personal Computer and logic cards power supplies. For the approached output power level, 150W, the single transistor forward converter represents, in addition to the high frequency operation, the best solution. Moreover, with the help of the active clamp, it is possible to break the $50 \%$ duty cycle barrier, typical of this topology, reaching in some cases the $70 \%$ of max. duty cycle.

## TOPOLOGY OVERVIEW

The single switch forward converter requires a circuitry that allows to recirculate the magnetizing current and discharging the leakage inductance energy. The main traditional solutions are :

## - Auxiliary winding

- RCD clamp

The first method requires a terziary winding, with a calculated number of turns to clamp the re-
by Nicola Tricomi
flected secondary to primary voltage at a safety value; this winding allows to discharge the magnetizing current to reset the core, and it has to realized very well coupled to the primary winding. An ultrafast high voltage diode is requested too. The second method is a dissipative clamp, with power losses proportional to the switching frequency. An innovative clamp solution, usually called "active clamp" permits to recirculate the magnetizing current and leakage inductance energy with much less EMI problems and reduced turn-on power Mos switching losses.
This topology is realized by a high voltage level shifter driver, driving a source floating power Mos transistor, with the clamp capacitance in series to the drain. A level shifter, L6380, allows to realize a low cost solution capable to work at the requested switching frequency, with an easy implementation of the delay times for the correct functionality of this topology. This device is composed of:

- floating poket up to 600 V , in wich is allocated the high side driver with low voltage components
- logic inputs referred to ground In Fig 1 is shown the L 6380 block diagram.

Figure 1: L6380 level-shifter block diagram.


## APPLICATION NOTE

Figure 2a: Active Clamp Basic Schematic.


Figure 2b: System Waveforms.


Fig 2a shows the connection of the level shifter with the PWM controller, and fig $2 b$ shows the L4990 oscillator with gate voltage waveforms of
the two transistors. The high voltage level shifter eliminates the need of the gate drive transformer reducing the number of magnetic components and cost.

## APPLICATION NOTE

## SYSTEM DESCRIPTION

The programming delay time $\left(\mathrm{t}_{\mathrm{d}}\right)$ between the Q2 turn-off and the Q1 turn-on is realized with the help of a voltage divider of the PWM controller reference voltage. The delay time allows to turnon the power mos at the moment where the resonance voltage waveform reaches the valley. The resonance is generated between the primary inductance and the mos (Q1) output capacitance, Coss. The resulting drain voltage is lower than the supply voltage at the turn-on. This delay must be a quarter of the resonant period. It is possible to evaluate the voltage at pin RI that produces the desired delay time using the equation:

$$
V_{R I}=3-\frac{2}{t-t_{d s}} \cdot\left(t_{d}+t_{d i}-t_{d 1}-t_{d s}\right) \quad E q 1
$$

This equation is calculated fixing the oscillator capacitor at 1 nF . Fig3 is the graphical rappresentation of this equation, for different switching frequencies.
The connections between level shifter and L4990 are possible and simple because the pwm controller can program the maximum duty cycle without thouching the discharge time of the oscillator. The clamp capacitance value, Cc is:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{c}}=\frac{1}{\mathrm{~L}_{P}} \cdot\left(\frac{6}{2 \cdot \pi \cdot \mathrm{~F}_{\mathrm{SW}}}\right)^{2} \tag{Eq2}
\end{equation*}
$$

This is an approximate value, calculated considering the primary inductance-clamp capacitance resonance period as 6 times the switching period. This method does not consider the ripple voltage on the capacitance [1].

## POWER SUPPLY DESCRIPTION

## Power Supply Specification

Input Voltage: 220Vac (176Vac to 265Vac) @ 50 Hz 110 Vac ( 88 Vac to 132 Vac ) @ 60Hz (manually selectable)
Output 1: $\quad 5 \mathrm{~V}-20 \mathrm{~A}$ ( $<1 \%$ ripple)
Output 2: 12V-4A
Switching Frequency: 300 kHz
Target Efficiency (full load)>80\%
Dmax: 45\%

## Power Transformer Design,T1

The transformer core selected for this application is the ETD39, 3F3, material particularly intended for high frequency operation. The total transformer losses are fixed at $1.5 \%$ of the total output power (about 2.2 W in total, 1.1W copper losses and 1.1W core losses). The primary and secondary numbers of turns are calculated considering 174 V of minimum DC input voltage and 80 mT of max. $\Delta \mathrm{B}$ :

$$
\mathrm{Np}=34 \mathrm{~T} \quad \mathrm{Ns} 5 \mathrm{~V}=3 \mathrm{~T} \quad \mathrm{Ns} 12 \mathrm{~V}=4 \mathrm{~T}
$$

The copper losses are fixed at 550 mW for the primary, and at 225 mW for each secondary. Litz wire has been chosen for minimising the skin effect:

## Windings:

Primary: 1 Litz of 60 wires
Secondary 5V: 4 Litz of 90 wires
Secondary 12V: 1 Litz of 60 wires
The obtained primary inductance is 3 mH , and the magnetizing current is 90 mA max.. The primary peak current is 2.36 A corresponding at an RMS current of 1.6A.

Figure 3: RI voltage vs delay time, at various switching frequencies.


## Output inductor, L4

In multioutputs forward converters it is common practice to couple the output inductors using one single core with multiple windings; this technique reduces cost, space and improves regulation.
The inductor windings have be calculated according to the transformer turns ratio of the relatives secondary windings for optimum regulation and stability.
The multichoke is realized with the 77930 kool $-\mu$ core; $6 \mathrm{~T}(4 \mu \mathrm{H})$ are required for the 5 V output, and 8 T for the 12 V output, according to the transformer turns ratio. The current ripple on the 5 V output is limited at about 3A, less than $15 \%$ of max. output current. For the 5 V and 12 V windings 18 wires of 0.4 mm (AWG26) and 1 wire of $1 \mathrm{~mm}(A W G 18)$ have been used. Power dissipation at max. load is about 4 W and the temperature rise is $54^{\circ} \mathrm{C}$.

## Output Capacitors

For the 5 V output, the ripple voltage is limited at 1\% max.. The output total ESR capacitance has to be lower than 16 mohm considering the 3A of ripple current. Three capacitors of $1500 \mu \mathrm{~F} / 10 \mathrm{~V}$ LXF (NCC) with an ESR of 44 mohm each satisfy the specification requirements. However, the output capacitor have been decoupled by one small inductor, L6, to minimize the ripple voltage and switching spikes.

## Input Capacitors

The ac mains is manually selectable and in case of 110 Vac the input capacitor are connected in series, for doubling the mains. The two capacitors have a value of $330 \mu \mathrm{~F} / 200 \mathrm{~V}$ - KMH - NCC.
The peak current is 6 A , while the rms value is 2.2A.

## Power mos

In active clamp systems the reset voltage is lower than the RCD clamping voltage value. Due to this reason, Q1 has been chosen with a max. Vdss of 600 V . The type is STP5NA60, having an Rdson of $1.50 h m$ max. at $25^{\circ} \mathrm{C}$ and a Coss of 170 pF max. The rms current flowing through Q1 at maximum load and minimum supply voltage is 1.6A and the conduction losses are about 3.7W.

## Comparison with RCD clamping network

An RCD clamping network is designed considering the power dissipation of the resistor due to the magnetizing and leakage inductance energies. The realized transformer prototype is showing a leakage inductance of $6 \mu \mathrm{H}$ at 300 kHz and the max. losses across the resistor is estimated around 7.8 W (with $\mathrm{R}=10 \mathrm{k}$ and $\mathrm{Cc}=10 \mathrm{nF}$ ).

## EXPERIMENTAL RESULTS

Experimental analisys have been performed on a bench using the prototype realized with a double side pcb. A comparison with a standard RCD clamp has been performed too, making the modification directly on the same pcb. The results are shown here below this paragraph. The real advantages of the active clamp solution are not only represented by the lower value of Vdss at which Q1 turns-on, but also by the conduction start time of the forward secondary diode that anticipate the Q1 turn-on time. In fact, when the floating mos, Q2, turns- off, the current in the primary winding cannot change the sense, and the voltage across the primary of the transformer changes the polarity, directly biasing the secondary diode D3. The current flowing into the primary winding starts to discharge the Q1 Coss reducing its voltage value. The associated energy is delivered to the secondary. Fig 4 shows the current in the forward diode and Q1 gate voltage; it is also possible to see that the current increase before Q1 turn on. Efficiency comparisons between active and dissipating clamps are reported in Fig 5, for two differents DC input voltage 240VDC and 330VDC.

Figure 4: $\mathrm{CH} 1:$ Main Mos gate signal (5V/div)
CH 2 : Secondary forward diode current ( $400 \mathrm{~mA} / \mathrm{div}$ )
Time: 100ns/div


The trace called "Active 1" shows an improvement due to the introduction of a 0.2 mm air gap located on the central core leg. Fig6a shows current and voltage clamp capacitance. The current waveform is composed of a first peak due to the leakage inductance energy and of a second linear portion generated by the resounance between the clamping capacitance and the primary inductance. Fig6b shows Q1 drain voltage waveforms for different air gap thickness. Increasing the air gap, Q1 turns-on at a lower drain-source voltage and the efficiency goes up.

Figure 5: Efficiencies versus output power, with different clamping networks (Active, using air Gap 0.2mm).


Figure 6a: $\mathrm{CH} 1:$ Clamp Cap. Voltage (20V/div) CH2: Clamp Cap. Current (0.2A/div) Time: 500ns/div


Fig 7 shows the schematic diagram of the complete application.
The primary start-up circuit has a low quiescent current and the auxiliary supply is realized with an additional primary winding forward coupled with

Figure 6b: Drain Voltage for different air-gap 50V/div - 500ns/div

the main primary winding.
The voltage feedback loop, realized with an optoisolator and a TL431, is sensing the 5 V output.
The 12 V output, for a much superior precision and stability, has been post-regulated with a

Figure 7: Forward with Active Clamp circuit.

very low-drop linear regulator, L4955, having an N -channel mos as pass series element, instead of a lower performant pnp bipolar transistor.

Figure 8: Load transient response times.
CH1: Output voltage ( $100 \mathrm{mV} /$ div)
CH 2 : Output current ( $5 \mathrm{~A} /$ div) Time: $2 \mathrm{~ms} / \mathrm{div}$


Furtherly, the active clamp system allows a reduction of the necessary Vdss in autoranging applications respect the solutions using the standard dissipating RCD clamp. In fact, for an input voltage ranging from 85 V to 265 Vac and for a $75 \%$ of max. duty cycle, the reset voltage in the case of an active clamp is significantly lower than the alternative RCD clamp solution. Equations 3 and 4 allow us to calculate the Vdss drain voltage with active and with RCD clamp respectively.

$$
\begin{aligned}
& V_{\text {dact }}=\frac{V_{\text {in min }} \cdot D_{\text {max }}}{1-\frac{V_{\text {inmin }} \cdot D_{\text {max }}}{V_{\text {in }}}}+V_{\text {in }} \quad \text { Eq3 } \\
& V_{\text {drcd }}=\frac{V_{\text {in } \min } \cdot D_{\text {max }}}{1-D_{\text {max }}}+V_{\text {in }} \quad \text { Eq4 }
\end{aligned}
$$

The grafical rapresentation of these two equations are reported in fig 9. In RCD clamp Q1 is requested to sustain a Vdss of 700 V , while for the active clamp solution 500 V are enough.

Figure 9: Q1 Vdss vs dc supply voltage.


## Component List

| $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | 220k 1/2W | $\begin{aligned} & \mathrm{C} 1 \\ & \mathrm{C} 2 \end{aligned}$ | $\begin{aligned} & 300 \mu \mathrm{~F} / 200 \mathrm{~V} / \\ & \mathrm{KMH} / \mathrm{NCC} \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| R4, R6, R8 | 3k 1/2W | $\begin{aligned} & \mathrm{C} 3 \\ & \mathrm{C} 4 \end{aligned}$ | 100nF |
| R5 | 26k | C5 | $1 \mu \mathrm{~F}$ |
| R7, R9 | Pot 5k | C6 | 1nF |
| R10 | 270 | C7 | 47nF |
| R11 | 1.8k | C8 | $8.2 n F$ |
| R12, R13 | 10 | C9 | 270pF |
| R14 | 0.3 (3X1 $\Omega$ ) | C10 | $100 \mu \mathrm{~F}$ |
| R15 | 680 | C11, C12 | 1.2 nF |
| R16 | 30k | C13, C14 | 1.2 nF |
| $\begin{aligned} & \text { R17 } \\ & \text { R19 } \end{aligned}$ | 4.7k | $\begin{aligned} & \text { C15 } \\ & \text { C16 } \end{aligned}$ | $\begin{aligned} & \text { 560 } \mathrm{HF} / 25 \mathrm{~V} / \\ & \text { LXF/NCC } \end{aligned}$ |
| R20 | 1k | $\begin{gathered} \text { C17, C18 } \\ \text { C19 } \end{gathered}$ | $\begin{aligned} & 1500 \mu \mathrm{~F} / 10 \mathrm{~V} \\ & \text { LXF/NCC } \end{aligned}$ |
| R22 | 300 | C25 | 100nF/63V |
| R23 | 510 | C26 | 4.7nF/630V |
| R25 | 1.1k | C27 | 2.2 nF 2 kV |
| R26, R27 | 15 1W | C28 | 4.7 nF |
| R28, R29 | 151 W | C29 | 100nF |
| R30, R31 | 10k |  |  |
| R35 | 1.1k | IC1 | L4990 |
| R36 | 2k | IC2 | L6380 |
|  |  | IC3 | TCDT1101GB |
|  |  | IC4 | TL431 |
|  |  | IC5 | L4955 |


| Bridge Diode | FBU 4M FAGOR |
| :---: | :---: |
| Q1 | STP5NA60 |
| Q2, Q3 | STK2N60 |
| Q4 | BC337 |
| D1, D2 | STBYW99150 |
| D3, D4 | STPS3045CP |
| D5 | 1N4148 |
| D6 | GI UF 4007 (ultra fast)/600V |
| D7 | 22V Zener |
| D8 | 1N4148 |
| L4 | 77930 5V (9T-18Wire - AWG26) 12V (12T-1Wire-AWG18) |
| T1 | ETD39 3F3 |
| Primary: 34T-1 Litz wire ( 0.1 mm - 60 wire) <br> Secondary 5V: 3T-4 Litz wire ( $0.1 \mathrm{~mm}-90$ wire) Secondary 12V: 4T-1 Litz wire ( $0.1 \mathrm{~mm}-60$ wire) Autosupply: 7T |  |

Figure 10: Components Layout.


Figure 11a: Printed circuit board. (Back side).


Figure 11b: Printed circuit board. (Component side).


## REFERENCES:

[1] Efficient active Clamp for Off-line Applications using L4990 and L6380 (Tricomi N. - Gattavari G.

- Adragna PCIM96 - NURBERG).


## APPLICATION NOTE

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGSTHOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.
© 1997 SGS-THOMSON Microelectronics - Printed in Italy - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

