# BATTERY PROTECTION IC for SINGLE-CELL PACK

S-8261 Series

The S-8261 series are lithium-ion/lithium polymer rechargeable battery protection ICs incorporating high-accuracy voltage detection circuit and delay circuit.

The S-8261 series are suitable for protection of single-cell lithium ion/lithium polymer battery packs from overcharge, overdischarge and overcurrent.

#### ■ Features

Internal high accuracy voltage detection circuit

Overcharge detection voltage
 3.9V to 4.4V (applicable in 5mV step)

Accuracy:  $\pm 25$ mV ( $\pm 25$ °C) and  $\pm 30$ mV ( $\pm 5$ °C to  $\pm 55$ °C)

Overcharge hysteresis voltage 0.0V to 0.4V (\*1) Accuracy: ±25mV

The overcharge hysteresis voltage can be selected from the range 0.0V to 0.4V in 50mV step.

\*1: Overcharge release voltage = Overcharge detection voltage - Overcharge hysteresis voltage
(where overcharge release voltage<3.8V is prohibited.)

Overdischarge detection voltage 2.0V to 3.0 V (10mV step) Accuracy: ±50mV
 Overdischarge hysteresis voltage 0.0V to 0.7 V (\*2) Accuracy: ±50mV

The overdischarge hysteresis voltage can be selected from the range 0.0V to 0.7V in 100mV step.

\*2: Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (where overdischarge release voltage>3.4V is prohibited.)

Overcurrent 1 detection voltage 0.05V to 0.3V (10mV step) Accuracy: ±15mV
 Overcurrent 2 detection voltage 0.5V (fixed) Accuracy: ±100mV

(2) High voltage device is used for charger connection pins

VM and CO pins: absolute maximum rating = 28V

- (3) Delay times (overcharge:  $t_{CU}$ , overdischarge:  $t_{DL}$ , overcurrent 1:  $t_{IOV1}$ , overcurrent 2:  $t_{IOV2}$ ) are generated by an internal circuit. No external capacitor is necessary. Accuracy:  $\pm 20\%$
- (4) Three-step overcurrent detection circuit is included. (overcurrent 1, overcurrent 2, and load short-circuiting)
- (5) Either charge function or charge inhibition function for 0V battery can be selected.
- (6) Charger detection function and abnormal charge current detection function
  - The overdischarge hysteresis is released by detecting negative voltage at the VM pin (-0.7V typ.). (Charger detection function)
  - When the output voltage of the DO pin is high and the voltage at the VM pin is equal to or lower than the charger detection voltage (-0.7V typ.), the output voltage of the CO pin goes low. (Abnormal charge current detection function)
- (7) Low current consumption

Operation
 3.5 μA typ.
 7.0 μA max.

Power-down 0.1 μA max.

(8) Wide operating temperature range: -40°C to +85°C

(9) Small package SOT-23-6 (6-pin) SNB(B) (6-pin)

### Applications

### ■ Package

Lithium-ion rechargeable battery packs
 6-Pin SOT-23-6 (PKG drawing code : MP006-A)

Lithium polymer rechargeable battery packs • 6-Pin SNB(B) (PKG drawing code : BD006-A)

# **■** Block Diagram



Note: Diodes in the figure are parasitic diodes.

Figure 1 Block Diagram

# Selection Guide

Naming of product model number

Model number: S-8261Axxyy - abbreviation code (3 letters) -zz

| Symbol | Meaning        | Description                                   |
|--------|----------------|-----------------------------------------------|
| xx     | Serial code    | Assigned from AA to ZZ in alphabetical order. |
| уу     | Package form   | MD:SOT-23-6 BD:SNB                            |
| zz     | Tape direction | T2:SOT-23-6 TF:SNB                            |

| Model No.           | Over-<br>charge<br>detection<br>voltage | Over-<br>charge<br>release<br>voltage | Over-<br>discharge<br>detection<br>voltage | Over-<br>discharge<br>release<br>voltage | Over-<br>current 1<br>detection<br>voltage | 0V battery<br>charge<br>function |
|---------------------|-----------------------------------------|---------------------------------------|--------------------------------------------|------------------------------------------|--------------------------------------------|----------------------------------|
| S-8261AAGMD-G2G -T2 | 4.28 V                                  | 0.2 V                                 | 2.3 V                                      | 2.3 V                                    | 0.16 V                                     | Yes                              |
| S-8261AAHMD-G2H -T2 | 4.28 V                                  | 0.2 V                                 | 2.3 V                                      | 2.3 V                                    | 0.08 V                                     | Yes                              |
| S-8261AAJMD-G2J -T2 | 4.325V                                  | 0.25V                                 | 2.5V                                       | 0.4V                                     | 0.15V                                      | None                             |

| Model No.           | Over-<br>charge<br>detection<br>delay time | Over-<br>discharge<br>detection<br>delay time | Over-<br>current 1<br>detection<br>delay time |  |
|---------------------|--------------------------------------------|-----------------------------------------------|-----------------------------------------------|--|
| S-8261AAGMD-G2G -T2 | 1.2 s                                      | 144 ms                                        | 9 ms                                          |  |
| S-8261AAHMD-G2H -T2 | 1.2 s                                      | 144 ms                                        | 9 ms                                          |  |
| S-8261AAJMD-G2J -T2 | 1.2 s                                      | 144 ms                                        | 9 ms                                          |  |

It is possible to change the detection voltages of the product other than above. The delay times can also be changed within the range listed bellow. For details, please contact our sales office.

| Delay time                         | Symbol            | Se     | lection ran | ge     | Remarks               |
|------------------------------------|-------------------|--------|-------------|--------|-----------------------|
| Overcharge detection delay time    | t <sub>CU</sub>   | 0.15 s | 1.2 s       | 4.6 s  | Choose from the left. |
| Overdischarge detection delay time | t <sub>DL</sub>   | 36 ms  | 144 ms      | 290 ms | Choose from the left. |
| Overcurrent 1 detection delay time | t <sub>IOV1</sub> | 4.5 ms | 9 ms        | 18 ms  | Choose from the left. |

<sup>\*</sup> Values surrounded by bold lines are used in standard products.

# **■** Pin Assignment



Figure 2





| Pin No. | Symbol | Description                                                          |
|---------|--------|----------------------------------------------------------------------|
| 1       | СО     | FET gate control pin for charge (CMOS output)                        |
| 2       | VM     | Voltage detection pin between VM and VSS (Overcurrent detection pin) |
| 3       | DO     | FET gate control pin for discharge (CMOS output)                     |
| 4       | VSS    | Negative power input pin                                             |
| 5       | DP     | Test pin for delay time measurement                                  |
| 6       | VDD    | Positive power input pin                                             |

# ■ Absolute Maximum Ratings

(Ta = 25°C unless otherwise specified)

| Para                       | meter                     | Symbol           | Applied pin                       | Rating                         | Unit |
|----------------------------|---------------------------|------------------|-----------------------------------|--------------------------------|------|
| Input voltage to and VSS * | petween VDD               | V <sub>DS</sub>  | VDD $V_{SS}$ -0.3 to $V_{SS}$ +12 |                                | V    |
| Input pin volta            | ge for VM                 | $V_{VM}$         | VM                                | $V_{DD}$ -28 to $V_{DD}$ +0.3  | V    |
| Output pin vol             | tage for CO               | V <sub>CO</sub>  | СО                                | $V_{M}$ -0.3 to $V_{DD}$ +0.3  | V    |
| Output pin vol             | Output pin voltage for DO |                  | DO                                | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V    |
| Power                      | SOT-23-6                  | $P_D$            | _                                 | 250                            | mW   |
| dissipation                | dissipation SNB(B)        |                  | _                                 | 90                             | mW   |
| Operating tem              | perature range            | T <sub>opr</sub> | _                                 | -40 to +85                     | °C   |
| Storage temper             | erature range             | T <sub>stg</sub> | _                                 | -55 to +125                    | °C   |

Note: Aithough the IC contains protection circuit against static electricity, excessive static electricity or voltage which exceeds the limit of the protection circuit should not be applied to.

 $<sup>^{\</sup>star}$  Do not apply pulse-like noise of  $\mu s$  order exceeding the above input voltage (V<sub>SS</sub> + 12 V). The noise causes damage to the IC.

# ■ Electrical Characteristics (1) Except detection delay time (25°C)

(Ta = 25°C unless otherwise specified)

| Parameter                                                                        | Symbol             | Condition | Remark                                                         | Min.                        | Тур.              | Max.                        | Unit | Measure-<br>ment<br>circuit |
|----------------------------------------------------------------------------------|--------------------|-----------|----------------------------------------------------------------|-----------------------------|-------------------|-----------------------------|------|-----------------------------|
| DETECTION VOLTAGE                                                                |                    |           |                                                                |                             |                   |                             |      |                             |
| Overcharge detection voltage                                                     | .,                 |           | -                                                              | V <sub>CU</sub><br>-0.025   | V <sub>CU</sub>   | V <sub>CU</sub><br>+0.025   | .,   |                             |
| V <sub>CU</sub> =3.9V to 4.4V<br>5mV Step                                        | V <sub>CU</sub>    | 1         | Ta= -5°C to 55°C(*1)                                           | V <sub>CU</sub><br>-0.030   | V <sub>CU</sub>   | V <sub>CU</sub><br>+0.030   | V    | 1                           |
| Overcharge hysteresis voltage $V_{HC}$ =0.0V to 0.4V 50mV Step                   | V <sub>HC</sub>    | 1         | -                                                              | V <sub>HC</sub><br>-0.025   | V <sub>HC</sub>   | V <sub>HC</sub><br>+0.025   | V    | 1                           |
| Overdischarge detection voltage $V_{DL}$ =2.0V to 3.0V 10mV Step                 | $V_{DL}$           | 2         | -                                                              | V <sub>DL</sub><br>-0.050   | V <sub>DL</sub>   | V <sub>DL</sub><br>+0.050   | V    | 2                           |
| Overdischarge hysteresis voltage<br>V <sub>HD</sub> =0.0V to 0.7V<br>100mV Step  | $V_{HD}$           | 2         | -                                                              | V <sub>HD</sub><br>-0.050   | $V_{HD}$          | V <sub>HD</sub><br>+0.050   | V    | 2                           |
| Overcurrent 1 detection voltage<br>V <sub>IOV1</sub> =0.05V to 0.3V<br>10mV Step | V <sub>IOV1</sub>  | 3         | -                                                              | V <sub>IOV1</sub><br>-0.015 | V <sub>IOV1</sub> | V <sub>IOV1</sub><br>+0.015 | ٧    | 2                           |
| Overcurrent 2 detection voltage                                                  | $V_{IOV2}$         | 3         | -                                                              | 0.4                         | 0.5               | 0.6                         | V    | 2                           |
| Load short-circuiting detection voltage                                          | V <sub>SHORT</sub> | 3         | -                                                              | 0.9                         | 1.2               | 1.5                         | ٧    | 2                           |
| Charger detection voltage                                                        | V <sub>CHA</sub>   | 4         | -                                                              | -1.0                        | -0.7              | -0.4                        | V    | 2                           |
| INPUT VOLTAGE, OPERATION VOI                                                     | LTAGE              |           |                                                                |                             |                   | •                           | •    |                             |
| Operation voltage between VDD and VSS                                            | V <sub>DSOP1</sub> | -         | Internal circuit operating voltage                             | 1.5                         | -                 | 8                           | V    | -                           |
| Operation voltage between VDD and VM                                             | V <sub>DSOP2</sub> | -         | Internal circuit operating voltage                             | 1.5                         | -                 | 28                          | V    | -                           |
| CURRENT CONSUMPTION                                                              |                    |           |                                                                |                             |                   |                             |      |                             |
| Current consumption in normal operation                                          | I <sub>OPE</sub>   | 5         | $V_{DD}$ =3.5V, $V_{M}$ =0V                                    | 1.0                         | 3.5               | 7.0                         | μΑ   | 2                           |
| Current consumption at power down                                                | I <sub>PDN</sub>   | 5         | V <sub>DD</sub> =V <sub>M</sub> =1.5V                          | _                           | _                 | 0.1                         | μΑ   | 2                           |
| OUTPUT RESISTANCE                                                                |                    |           |                                                                |                             |                   |                             |      |                             |
| CO pin H resistance                                                              | R <sub>COH</sub>   | 7         | V <sub>CO</sub> =3.0V,V <sub>DD</sub> =3.5V,V <sub>M</sub> =0V | 2.5                         | 5                 | 10                          | kΩ   | 4                           |
| CO pin L resistance                                                              | R <sub>COL</sub>   | 7         | $V_{CO}=0.5V, V_{DD}=4.5V, V_{M}=0V$                           | 2.5                         | 5                 | 10                          | kΩ   | 4                           |
| DO pin H resistance                                                              | R <sub>DOH</sub>   | 8         | $V_{DO}=3.0V, V_{DD}=3.5V, V_{M}=0V$                           | 2.5                         | 5                 | 10                          | kΩ   | 4                           |
| DO pin L resistance                                                              | R <sub>DOL</sub>   | 8         | V <sub>DO</sub> =0.5V,V <sub>DD</sub> =V <sub>M</sub> =1.8V    | 2.5                         | 5                 | 10                          | kΩ   | 4                           |
| VM INTERNAL RESISTANCE                                                           |                    | ·         |                                                                |                             |                   |                             |      |                             |
| Internal resistance between VM and VDD                                           | R <sub>VMD</sub>   | 6         | V <sub>DD</sub> =1.8V, V <sub>M</sub> =0V                      | 100                         | 300               | 900                         | kΩ   | 3                           |
| Internal resistance between VM and VSS                                           | R <sub>VMS</sub>   | 6         | V <sub>DD</sub> = 3.5V, V <sub>M</sub> =1.0V                   | 10                          | 20                | 40                          | kΩ   | 3                           |
| <b>0V BATTERY CHARGING FUNCTIO</b>                                               | N                  |           |                                                                |                             |                   |                             |      |                             |
| 0V battery charge starting charger voltage                                       | V <sub>0CHA</sub>  | 11        | Applied for 0V battery charge function                         | 1.2                         | -                 | -                           | V    | 2                           |
| 0V battery charge inhibition battery voltage                                     | V <sub>0INH</sub>  | 12        | Applied for 0V battery charge inhibition function              | -                           | -                 | 0.5                         | V    | 2                           |

<sup>(\*1):</sup> Since products are not screened at low and high temperature, the specification for this temperature range is guaranteened by design, not tested in production.

# ■ Electrical Characteristics (2) Except detection delay time (-40 to 85°C\*1)

(Ta = -40 to  $85^{\circ}C^{*1}$  unless otherwise specified) Measure ment circuit Condition Unit Parameter Remark Min. Symbol Max. **DETECTION VOLTAGE** Overcharge detection voltage  $V_{\text{CU}}$  $V_{\text{CU}}$  $V_{\text{CU}}$  $V_{CU}$  $V_{CU}$ =3.9V to 4.4V -0.055 +0.040 5mV Step Overcharge hysteresis voltage  $V_{\text{HC}} \\$  $V_{\text{HC}} \\$  $V_{HC}$  $V_{HC}$  $V_{HC}$ =0.0V to 0.4V -0.025 +0.025 50mV Step Overdischarge detection voltage 2 2  $V_{\text{DL}}$  $V_{DL}$  $V_{DL}$  $V_{DL}$ =2.0V to 3.0V -0.080 +0.080 10mV Step Overdischarge hysteresis voltage  $V_{\text{HD}}$  $V_{\text{HD}}$  $V_{HD}$  $V_{HD} = 0.0 \text{V} \text{ to } 0.7 \text{V}$ -0.050 +0.050 100mV Step Overcurrent 1 detection voltage  $V_{IOV1}$  $V_{IOV1}$  $V_{IOV1}$  $V_{IOV1}$ 2  $V_{IOV1}$ =0.05V to 0.3V +0.021 10mV Step 0.37 0.63 ٧ 2  $V_{\text{IOV2}}$ Overcurrent 2 detection voltage 2 3 1.2 V  $V_{\mathsf{SHORT}}$ 0.7 1.7 Load short-circuiting detection voltage 4 -1.2 -0.7 -0.2 ٧ 2  $V_{\text{CHA}}$ Charger detection voltage INPUT VOLTAGE, OPERATION VOLTAGE V  $V_{\text{DSOP1}}$ Internal circuit operating voltage 1.5 8 Operation voltage between VDD and VSS 1.5 28 ٧  $V_{DSOP2}$ Internal circuit operating voltage Operation voltage between VDD and VM **CURRENT CONSUMPTION** 5  $V_{DD}$ =3.5V,  $V_{M}$ =0V0.7 3.5 μΑ 2 Current consumption in normal operation I OPE 8.0 5 Current consumption at power down I<sub>PDN</sub>  $V_{DD}=V_{M}=1.5V$ 0.1 μΑ 2 **OUTPUT RESISTANCE**  $\mathsf{R}_\mathsf{COH}$ 7 5 CO pin H resistance  $V_{CO}=3.0V, V_{DD}=3.5V, V_{M}=0V$ 12 15 4 kΩ CO pin L resistance  $R_{\text{COL}}$ 7  $V_{CO} = 0.5 V, V_{DD} = 4.5 V, V_{M} = 0 V$ 1.2 5 15 4 DO pin H resistance  $R_{DOH}$ 8  $V_{DO}=3.0V, V_{DD}=3.5V, V_{M}=0V$ 1.2 5 15 kΩ 4 4 DO pin L resistance 8 5  $R_{DOL}$  $V_{DO} = 0.5 V, V_{DD} = V_{M} = 1.8 V$ 1.2 15 kΩ **VM INTERNAL RESISTANCE** Internal resistance between VM and VDD 6 78 300 1310 3  $R_{\text{VMD}}$  $V_{DD} = 1.8 V, V_{M} = 0 V$  $k\Omega$ Internal resistance between VM and VSS  $R_{\text{VMS}}$ 6  $V_{DD}=3.5V, V_{M}=1.0V$ 7.2 20 44 kΩ 3 **0V BATTERY CHARGING FUNCTION** 0V battery charge starting 11 Applied for 0V battery charge 1.7 ٧ 2  $V_{0CHA}$ charger voltage function 0V battery charge inhibition Applied for 0V battery charge 12 0.3 2  $V_{0\mathsf{INH}}$ inhibition function battery voltage

<sup>(\*1):</sup> Since products are not screened at low and high temperature, the specification for this temperature range is guaranteened by design, not tested in production.

# ■ Electrical Characteristics (3) Detection delay time (25°C)

S-8261AAG, S-8261AAH, S-8261AAJ

| Parameter                                  | Symbol             | Condition | Remark | Min. | Тур. | Max. | Unit | Measure-<br>ment circuit |
|--------------------------------------------|--------------------|-----------|--------|------|------|------|------|--------------------------|
| DELAY TIME                                 |                    |           |        |      |      |      |      |                          |
| Overcharge detection delay time            | t <sub>CU</sub>    | 9         | 1      | 0.96 | 1.2  | 1.4  | s    | 5                        |
| Overdischarge detection delay time         | t <sub>DL</sub>    | 9         | ı      | 115  | 144  | 173  | ms   | 5                        |
| Overcurrent 1 detection delay time         | t <sub>IOV1</sub>  | 10        | ı      | 7.2  | 9    | 11   | ms   | 5                        |
| Overcurrent 2 detection delay time         | t <sub>IOV2</sub>  | 10        | ı      | 1.8  | 2.24 | 2.7  | ms   | 5                        |
| Load short-circuiting detection delay time | t <sub>SHORT</sub> | 10        | -      | 220  | 320  | 380  | μs   | 5                        |

# ■ Electrical Characteristics (4) Detection delay time (-40 to 85°C\*1)

S-8261AAG, S-8261AAH, S-8261AAJ

| Parameter                                  | Symbol             | Condition | Remark | Min. | Тур. | Max. | Unit | Measure-<br>ment circuit |
|--------------------------------------------|--------------------|-----------|--------|------|------|------|------|--------------------------|
| DELAY TIME                                 |                    |           |        |      |      |      |      |                          |
| Overcharge detection delay time            | t <sub>CU</sub>    | 9         | -      | 0.7  | 1.2  | 2.0  | s    | 5                        |
| Overdischarge detection delay time         | t <sub>DL</sub>    | 9         | -      | 80   | 144  | 245  | ms   | 5                        |
| Overcurrent 1 detection delay time         | t <sub>IOV1</sub>  | 10        | -      | 5    | 9    | 15   | ms   | 5                        |
| Overcurrent 2 detection delay time         | t <sub>IOV2</sub>  | 10        | ı      | 1.2  | 2.24 | 3.8  | ms   | 5                        |
| Load short-circuiting detection delay time | t <sub>SHORT</sub> | 10        | _      | 150  | 320  | 540  | μs   | 5                        |

<sup>(\*1):</sup> Since products are not screened at low and high temperature, the specification for this temperature range is guaranteened by design.

#### ■ Measurement Circuits

Unless otherwise specified, the output voltage levels "H" and "L" at CO and DO pins are judged by the threshold voltage (1.0 V) of the N channel FET. Judge the CO pin level with respect to  $V_{\rm M}$  and the DO pin level with respect to  $V_{\rm SS}$ .

(1) Measurement Condition 1, Measurement Circuit 1

⟨⟨ Overcharge detection voltage, Overcharge hysteresis voltage⟩⟩

The overcharge detection voltage ( $V_{CU}$ ) is defined by the voltage between VDD and VSS at which  $V_{CO}$  goes "L" from "H" when the voltage V1 is gradually increased from the starting condition V1=3.5V and V2=0V. The overcharge hysteresis voltage ( $V_{HC}$ ) is then defined by the difference between the overcharge detection voltage ( $V_{CU}$ ) and the voltage between VDD and VSS at which  $V_{CO}$  goes "H" from "L" when the voltage V1 is gradually decreased.

(2) Measurement Condition 2, Measurement Circuit 2

⟨⟨Overdischarge detection voltage, Overdischarge hysteresis voltage⟩⟩

The overdischarge detection voltage ( $V_{DL}$ ) is defined by the voltage between VDD and VSS at which  $V_{DO}$  goes "L" from "H" when the voltage V1 is gradually decreased from the starting condition V1=3.5V and V2=0V. The overdischarge hysteresis voltage ( $V_{HD}$ ) is then defined by the difference between the overdischarge detection voltage ( $V_{DL}$ ) and the voltage between VDD and VSS at which  $V_{DO}$  goes "H" from "L" when the voltage V1 is gradually increased.

(3) Measurement Condition 3, Measurement Circuit 2

The overcurrent 1 detection voltage is defined by the voltage between VM and VSS whose delay time for changing  $V_{DO}$  from "H" to "L" lies between the minimum and the maximum value of the overcurrent 1 detection delay time when the voltage V2 is increased rapidly within 10 $\mu$ s from the starting condition V1=3.5V and V2=0V.

The overcurrent 2 detection voltage is defined by the voltage between VM and VSS whose delay time for changing  $V_{DO}$  from "H" to "L" lies between the minimum and the maximum value of the overcurrent 2 detection delay time when the voltage V2 is increased rapidly within 10 $\mu$ s from the starting condition V1=3.5V and V2=0V.

The load short-circuiting detection voltage is defined by the voltage between VM and VSS whose delay time for changing  $V_{DO}$  from "H" to "L" lies between the minimum and the maximum value of the load short-circuiting detection delay time when the voltage V2 is increased rapidly within 10 $\mu$ s from the starting condition V1=3.5V and V2=0V.

(4) Measurement Condition 4, Measurement Circuit 2

⟨⟨ Charger detection voltage, abnormal charge current detection voltage ⟩⟩

Set V1=1.8V and V2=0V. Increase V1 gradually until V1= $V_{DL}+(V_{HD}/2)$ , then decrease V2 from 0 V gradually. The voltage between VM and VSS when  $V_{DO}$  goes "H" from "L" is the charger detection voltage ( $V_{CHA}$ ). Charger detection voltage can be measured only in the product whose overdischarge hysteresis  $V_{HD} \neq 0$ .

Set V1=3.5V and V2=0V. Decrease V2 from 0 V gradually. The voltage between VM and VSS when  $V_{CO}$  goes "L" from "H" is the abnormal charge current detection voltage. The abnormal charge current detection voltage has the same value as the charger detection voltage ( $V_{CHA}$ ).

8

(5) Measurement Condition 5, Measurement Circuit 2

⟨⟨ Normal operation current consumption, Power-down current consumption⟩⟩

Set V1=3.5V and V2=0V under normal condition. The current I<sub>DD</sub> flowing through VDD pin is the normal operation consumption current (I<sub>OPE</sub>).

Set V1=V2=1.5V under overdischarge condition. The current I<sub>DD</sub> flowing through VDD pin is the power-down current consumption (I<sub>PDN</sub>).

(6) Measurement Condition 6, Measurement Circuit 3

⟨⟨ Internal resistance between VM and VDD, Internal resistance between VM and VSS ⟩⟩

Set V1=1.8V and V2=0V. The resistance between VM and VDD is the internal resistance ( $R_{VMD}$ ) between VM and VDD.

Set V1=3.5V and V2=1.0V. The resistance between VM and VSS is the internal resistance ( $R_{VMS}$ ) between VM and VSS

(7) Measurement Condition 7, Measurement Circuit 4

⟨⟨ CO pin H resistance, CO pin L resistance ⟩⟩

Set V1=3.5V, V2=0V and V3=3.0V. CO pin resistance is the CO pin H resistance ( $R_{COH}$ ). Set V1=4.5V, V2=0V and V3=0.5V. CO pin resistance is the CO pin L resistance ( $R_{COL}$ ).

(8) Measurement Condition 8, Measurement Circuit 4

⟨⟨ DO pin H resistance, DO pin L resistance ⟩⟩

Set V1=3.5V, V2=0V and V4=3.0V. DO pin resistance is the DO pin H resistance (R<sub>DOH</sub>).

Set V1=1.8V, V2=0V and V4=0.5V. DO pin resistance is the DO pin L resistance (R<sub>DOL</sub>).

(9) Measurement Condition 9, Measurement Circuit 5

⟨⟨ Overcharge detection delay time, Overdischarge detection delay time ⟩⟩

The overcharge detection delay time ( $t_{CU}$ ) is the time needed for  $V_{CO}$  to change from "H" to "L" just after the V1 rapid increase within 10 $\mu$ s from the overcharge detection voltage ( $V_{CU}$ ) - 0.2V to the overcharge detection voltage ( $V_{CU}$ ) + 0.2V in the condition V2=0V.

The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for  $V_{DO}$  to change from "H" to "L" just after the V1 rapid decrease within 10 $\mu$ s from the overdischarge detection voltage ( $V_{DL}$ ) + 0.2V to the overdischarge detection voltage ( $V_{DL}$ ) - 0.2V in the condition V2=0V.

(10) Measurement Condition 10, Measurement Circuit 5

⟨⟨ Overcurrent 1 detection delay time, Overcurrent 2 detection delay time, Load short-circuiting detection delay time, Abnormal charge current detection delay time ⟩⟩

Set V1=3.5V and V2=0V. Increase V2 from 0 V to 0.35 V momentarily (within 10  $\mu$ s). The time needed for V<sub>DO</sub> to go "L" is overcurrent 1 detection delay time ( $t_{IOV1}$ ).

Set V1=3.5V and V2=0V. Increase V2 from 0 V to 0.7 V momentarily (within 10  $\mu$ s). The time needed for V<sub>DO</sub> to go "L" is overcurrent 2 detection delay time ( $t_{IOV2}$ ).

Set V1=3.5V and V2=0V. Increase V2 from 0 V to 1.6 V momentarily (within 10  $\mu$ s). The time needed for V<sub>DO</sub> to go "L" is the load short-circuiting detection delay time (t<sub>SHORT</sub>).

Set V1=3.5V and V2=0V. Decrease V2 from 0 V to -1.1 V momentarily (within 10  $\mu$ s). The time needed for V<sub>CO</sub> to go "L" is the abnormal charge current detection delay time. The abnormal charge current detection delay time has the same value as the overcharge detection delay time.

(11) Measurement Condition 11, Measurement Circuit 2 (Product with 0V battery charge function) \(\langle \text{OV battery charge starting charger voltage }\rangle\) Set V1=V2=0V and decrease V2 gradually. The voltage between VDD and VM when  $V_{CO}$  goes "H" ( $V_{M}$  + 0.1 V or higher) is the 0V battery charge starting charger voltage ( $V_{OCHA}$ ).

(12) Measurement Condition 12, Measurement Circuit 2 (Product with 0V battery charge inhibition function)

⟨⟨ 0V battery charge inhibition battery voltage ⟩⟩

Set V1=0V and V2=-4V. Increase V1 gradually. The voltage between VDD and VSS when  $V_{CO}$  goes "H" ( $V_{M}$  + 0.1 V or higher) is the 0V battery charge inhibition battery voltage ( $V_{OINH}$ ).



Fig. 4

### Description of Operation

#### **Normal condition**

The S-8261 monitors the voltage of the battery connected between VDD and VSS pin and the voltage difference between VM and VSS pin to control charging and discharging. When the battery voltage is in the range from the overdischarge detection voltage ( $V_{DL}$ ) to the overcharge detection voltage ( $V_{CU}$ ), and the VM pin voltage is in the range from the charger detection voltage ( $V_{CHA}$ ) to the overcurrent 1 detection voltage ( $V_{IOV1}$ ), the IC turns both the charging and discharging control FETs on. This condition is called the normal condition, and in this condition charging and discharging can be carried out freely.

Note: When a battery is connected to the IC for the first time, the battery may not enter dischargeable state. In this case, set the VM pin voltage equal to the VSS voltage or connect a charger to enter the normal condition.

#### Overcurrent condition (Detection of Overcurrent 1, Overcurrent 2, and Load short-circuiting)

When the condition in which VM pin voltage is equal to or higher than the overcurrent detection voltage, condition which caused by the excess of discharging current over a specified value, continues longer than the overcharge detection delay time in a battery under the normal condition, the S-8261 turns the discharging control FET off to stop discharging. This condition is called the overcurrent condition.

Though the VM and VSS pins are shorted by the  $R_{VMS}$  resistor in the IC under the overcurrent condition, the VM pin voltage is pulled to the  $V_{DD}$  level by the load as long as the load is connected. The VM pin voltage returns to  $V_{SS}$  level when the load is released. The overcurrent condition returns to the normal condition when the impedance between the EB+ and EB- pin (see Figure 9) becomes higher than the automatic recoverable load resistance (see the equation [1] below), and the IC detects that the VM pin potential is lower than the overcurrent 1 detection voltage ( $V_{IOV1}$ ).

Note: The automatic recoverable load resistance changes depending on the battery voltage and overcurrent 1 detection voltage settings.

#### Overcharge condition

When the battery voltage becomes higher than the overcharge detection voltage ( $V_{CU}$ ) during charging under the normal condition and the detection continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the S-8261 turns the charging control FET off to stop charging. This condition is called the overcharge condition.

The overcharge condition is released by the following two cases ((1) and (2)):

- (1) When the battery voltage falls below the voltage difference, the overcharge detection voltage (V<sub>CL</sub>)– overcharge detection hysteresis voltage (V<sub>HC</sub>), the S-8261 turns the charging control FET on and turns to the normal condition.
- (2) When a load is connected and discharging starts, the S-8261 turns the charging control FET on and returns to the normal condition. The mechanism is: just after the load is connected and discharging starts, the discharging current flows through the parasitic diode in the charging control FET. At this moment VM pin potential increases momentarily V<sub>f</sub> voltage of the parasitic diode from the VSS level. When the VM pin voltage goes higher than the overcurrent 1 detection voltage, and provided that the battery voltage goes under the overcharge detection voltage by the internal impedance, the S-8261 release the overcharge condition.

#### Note:

- If the battery is charged to a voltage higher than the overcharge detection voltage ( $V_{\text{CU}}$ ) and the battery voltage does not fall below the overcharge detection voltage ( $V_{\text{CU}}$ ) even when a heavy load is connected, the detection of overcurrent 1 ,overcurrent 2 and load short-circuiting does not work .Since an actual battery has the internal impedance of several dozens of  $m\Omega$ , the battery voltage drops immediately after a heavy load which causes overcurrent is connected, and the detection of overcurrent 1, overcurrent 2 and load short-circuiting then works.
- ullet When a charger is connected after the overcharge detection, the overcharge condition is not released even if the battery voltage is below the overcharge detection voltage  $V_{CL}$ . The overcharge condition is released when the VM pin voltage goes over the charger detection voltage  $V_{CHA}$  by removing the charger.

#### Overdischarge condition

When the battery voltage falls below the overdischarge detection voltage ( $V_{DL}$ ) during discharging under the normal condition and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8261 turns the discharging control FET off to stop discharging. This condition is called the overdischarge condition. When the discharging control FET turns off, the VM pin voltage is pulled up by the  $R_{VMD}$  resistor between VM and VDD in the IC. The voltage difference between VM and VDD then falls bellow 1.3V (typ.), the current consumption is reduced to the power-down current consumption ( $I_{PDN}$ ). This condition is called the power-down condition.

The power-down condition is released when a charger is connected and the voltage difference between VM and VDD becomes 1.3 V (typ.) or higher. Moreover when the battery voltage becomes the overdischarge detection voltage ( $V_{DL}$ ) or higher (see note), the S-8261 turns the discharging FET on and returns to the normal condition.

#### **Charger detection**

When a battery in the overdischarge condition is connected to a charger and provided that the VM pin voltage is lower than the charger detection voltage ( $V_{CHA}$ ), the S-8261 releases the overdischarge condition and turns the discharging control FET on as the battery voltage becomes equal to or higher than the overdischarge detection voltage ( $V_{DL}$ ) since the charger detection function works. This action is called charger detection.

When a battery in the overdischarge condition is connected to a charger and provided that the VM pin voltage is not lower than the charger detection voltage ( $V_{CHA}$ ), the S-8261 releases the overdischarge condition when the battery voltage reaches the overdischarge detection voltage ( $V_{DL}$ ) + overdischarge hysteresis ( $V_{HD}$ ) or higher.

#### Abnormal charge current detection

If the VM pin voltage falls below the charger detection voltage ( $V_{CHA}$ ) during charging under normal condition and it continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the charging control FET turns off and charging stops. This action is called the abnormal charge current detection.

Abnormal charge current detection works when the DO pin voltage is "H" and the VM pin voltage falls below the charger detection voltage ( $V_{CHA}$ ). Consequently, if an abnormal charge current flows to an over-discharged battery, the S-82611 turns the charging control FET off and stops charging after the battery voltage becomes higher than the overdischarge detection voltage which make the DO pin voltage "H", and still after the overcharge detection delay time ( $t_{CU}$ ) elapses.

Abnormal charge current detection is released when the voltage difference between VM pin and VSS pin becomes less than charger detection voltage V<sub>CHA</sub>.

#### **Delay circuits**

The detection delay times are generated by dividing the approximate 3.5 kHz clock with a counter.

#### Note

• The detection delay time for overcurrent 2 and load and short-circuiting start when the overcurrent 1 is detected. As soon as the overcurrent 2 or load short-circuiting is detected over the detection delay time for overcurrent 2 or load short-circuiting after the detection of overcurrent 1, the S-8261 turns the discharging control FET off.



- When the overcurrent is detected and it continues for longer than the overdischarge detection delay time without releasing the load, the condition changes to the power-down condition when the battery voltage falls below the overdischarge detection voltage.
- When the battery voltage falls below the overdischarge detection voltage due to the overcurrent, the S-8261 turns the discharging control FET off by the overcurrent detection. And in this case the recovery of the battery voltage is so slow that the battery voltage after the overdischarge detection delay time is still lower than the overdischarge detection voltage, the S-8261 transits to the power-down condition.

#### DP pin

The DP pin is a test pin for delay time measurement and it should be open in the actual application. If a capacitor whose capacitance is larger than 100pF or a resister whose resistance is larger than  $100k\Omega$  is connected to this pin, error may occur in the delay time.

# 0V battery charge function (\*1) (\*2)

This function is used to recharge the connected battery whose voltage is 0V due to the self-discharge. When the 0V battery charge starting charger voltage ( $V_{0CHA}$ ) or higher is applied between EB+ and EB- pins by connecting a charger, the charging control FET gate is fixed to VDD pin voltage. When the voltage between the gate and source of the charging control FET becomes equal to or higher than the turn-on voltage by the charger voltage, the charging control FET turns on to start charging. At this time, the discharging control FET is off and the charging current flows through the internal parasitic diode in the discharging control FET. When the battery voltage becomes equal to or higher than the overdischarge release voltage  $V_{DU}$ , the S-8261 enters the normal condition.

### **0V** battery charge inhibition function (\*1)

This function inhibits the recharging when a battery which is short-circuited (0 V) internally is connected. When the battery voltage is 0.6 V (typ.) or lower, the charging control FET gate is fixed to EB- pin voltage to inhibit charging. When the battery voltage is the 0V battery charge inhibition battery voltage ( $V_{OINH}$ ) or higher, charging can be performed.

- (\*1) Some battery providers do not recommend charging for completely self-discharged battery. Please ask battery providers before determining the 0V battery charge function.
- (\*2) The 0V battery charge function has higher priority than the abnormal charge current detection function. Consequently, a product with the 0V battery charge function charges a battery forcedly and abnormal charge current cannot be detected when the battery voltage is low.

# **■** Operation Timing Chart

1. Overcharge and overdischarge detection



Note: (1) Normal condition, (2) Overcharge condition, (3) Overdischarge condition, (4) Overcurrent condition The charger is supposed to charge with constant current.

### Figure 6

#### 2. Overcurrent detection



Note: (1) Normal condition, (2) Overcharge condition, (3) Overdischarge condition, (4) Overcurrent condition
The charger is supposed to charge with constant current.

Figure 7



Note: (1) Normal condition, (2) Overcharge condition, (3) Overdischarge condition, (4) Overcurrent condition

The charger is supposed to charge with constant current.



Figure 9

The charger is supposed to charge with constant current.

# ■ An Example for Battery Protection IC Connection



Figure 10

Table 1 Constant for external components

| Symbol | Parts               | Purpose                                        | Recommend | min.    | max.   | Remarks                                                                                                                                    |
|--------|---------------------|------------------------------------------------|-----------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| FET1   | N channel<br>MOSFET | Charge control                                 |           |         |        | *1) 0.4 V ≤ Threshold voltage ≤ overdischarge detection voltage Gate to source withstand voltage ≥ Charger voltage                         |
| FET2   | N channel<br>MOSFET | Discharge control                              |           |         |        | *1) 0.4 V ≤ Threshold voltage ≤ overdischarge detection voltage  Gate to source withstand voltage ≥ Charger voltage                        |
| R1     | Resistor            | ESD protection<br>For power<br>fluctuation     | 470Ω      | 300Ω    | 1kΩ    | *2) Set resistance so that 2 × R1 ≤ R2.                                                                                                    |
| C1     | Capacitor           | For power fluctuation                          | 0.1μF     | 0.022μF | 1.0 μF | *3) Install a capacitor of 0.022 μF or higher between VDD and VSS.                                                                         |
| R2     | Resistor            | Protection for reverse connection of a charger | 2kΩ       | 300Ω    | 4kΩ    | *4) To prevent current when a charger is reversely connected. Select a larger resistance within the range from $300\Omega$ to $4k\Omega$ . |

- \*1) If an FET with a threshold voltage of 0.4 V or lower is used, the FET may not cut the charging current.

  If an FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stoped before overdischarge is detected.
  - If the withstand voltage between the gate and source is lower than the charger voltage, the FET may destroy.
- \*2) If R1 has a high resistance, the voltage between VDD and VSS may exceed the absolute maximum rating when a charger is connected reversely since the current flows from the charger to the IC.

  Insert a resistor of 300Ω or higher as R1 for ESD protection.
  - If R1 has a high resistance, the overcharge detection voltage increases by IC current consumption.
- \*3) If a capacitor of less than 0.022 µF is installed as C1, DO may oscillate when load short-circuiting is detected. Be sure to install a capacitor of 0.022 µF or higher as C1.
- \*4) If R2 has a resistance higher than 4kΩ, the charging current may not be cut when a high-voltage charger is connected.

#### Note:

- The DP pin should be open.
- The above connection diagram and constants do not guarantee proper operation. Evaluate upon actual application and determine constants properly.

# ■ Precautions

- Pay attention to the operating conditions for input/output voltage and load current so that the loss in the IC does not exceed the permissible loss (power dissipation) of the package.
- Seiko Instruments Inc. shall not be responsible for any patent infringement by products including the S-8261 series in connection with the method of using the S-8261 series in such products, the product specifications or the country of destination thereof.

# ■ Characteristics (typical characteristics)

1. Detection/release voltage temperature characteristics















#### 2. Current consumption temperature characteristics





3. Current consumption power voltage characteristics (Ta=25°C)



4. Detection/release delay time temperature characteristics

Overcharge detection delay time vs. temperature



Overcharge release delay time vs. temperature



Overdischarge detection delay time vs. temperature



Overcurrent 1 detection delay time vs. temperature Overcurrent 2 detection delay time vs. temperature







Load short-circuiting delay time vs. temperature



Overcurrent 1 release delay time vs. temperature



5. Delay time power-voltage characteristics(Ta=25°C)



Overcurrent 2 detection delay time vs.







0

0

1

 $V_{DO}^{2}(V)$ 

3



4

0

0

0.5

 $V_{DO}(V)$ 

1.5

2

MP006-A 010322

Dimensions Unit : mm



#### No.MP006-A-P-SD-1.0



8261 010322

# ■ SOT-23-6

# Markings



 $(1) \sim (3)$  : Product name (abbreviation)

(4) : Month of assembly

(5) : Dot on one side (Year and week of assembly)

No:MP006-A-M-SD-1.0



# Markings

● SNB6B[1820]



(1) ~ (3) : Product name

 $(4) \sim (6)$  : Lot No.

Pin #1 index mark area

No.: BD006-A-M-SD-1.0

- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.