

# **OZ960**

# **Intelligent CCFL Inverter Controller**

# **FEATURES**

- Supports wide-range voltage input applications (8v to 20v)
- Built-in intelligence to manage ignition and normal operation of CCFLs
- Reduces the number of components and board size by 30% compared with conventional designs
- 85% efficiency vs. typical 70% efficiency of conventional designs
- Zero-voltage-switching full bridge topology
- Built-in internal open-lamp and over-voltage protections
- Integrated burst mode control, and wide dimming range (10% to 100%) with integrated burst mode control
- Supports multiple CCFL lamps
- Simple and reliable 2-winding transformer design
- Constant-frequency design eliminates interference with LCDs
- Low stand-by power

# **ORDERING INFORMATION**

*OZ960S* - 20-pin plastic SSOP 150mil *OZ960IS* - 20-pin plastic SSOP 150mil *OZ960G* - 20-pin plastic SOP 300mil *OZ960IG* - 20-pin plastic SOP 300mil *OZ960D* - 20-pin plastic DIP 300mil *OZ960ID* - 20-pin plastic DIP 300mil

# **GENERAL DESCRIPTION**

The OZ960 is a unique, high-efficiency, Cold Cathode Fluorescent Lamp (CCFL) backlight inverter controller that is designed for wide input voltage inverter applications. Additionally, the OZ960 performs the lamp dimming function with an analog voltage or low frequency Pulse Width Modulation (PWM) control.

#### Operating Principle:

Operating in a zero-voltage switching, full-bridge configuration, the inverter circuit achieves a very high efficiency power conversion. In addition, the transformer in the OZ960 does not require any specific gap-less arrangement. The simple, low cost transformer provides designers a high degree of design flexibility in specifying transformers. Setting the switching frequency higher than the resonant frequency of a highquality-factor resonant tank circuit yields a goodquality waveform received, at the CCFL voltage and current.

The OZ960 operates at a single, constant frequency in a phase-shift PWM mode. Intelligent open-lamp and over-voltage protections provide design flexibility so various transformer models/manufacturers may be used. The built-in burst mode control provides a wide dimming range and simplifies the application circuit designs. Both operating and burst-mode frequencies are user-programmable parameters.

The single stage design results in a low cost, reliable transformer without expensive, less reliable secondary fold-back treatment. The transformer does not require a more expensive center tapped primary.

The OZ960 is available in a 20-pin SSOP package. It is specified over the commercial temperature range of 0°C to +70°C, and the industrial temperature range of -40°C to +85°C.

#### **FUNCTIONAL BLOCK DIAGRAM**

Refer to the functional block diagram in Figure 2, page 3, and the Pin Description Table on page 4.

The single stage design results in a low cost,<br>
Inge (10% to 100%) with<br>
Institute control to 100%) with reliable transformer without expensive, less<br>
triple CCFL lamps<br>
reliable 2-winding transformer<br>
transformer does not A precision reference provides a reference voltage for both internal and external uses. An oscillator circuit generates a user-programmable operating frequency with an external capacitor and a timing resistor. In addition, another resistor to program striking frequency is provided. The drive circuit consists of four outputs. These are designed to achieve zero-voltage switching, fullbridge applications. An error amplifier is provided to regulate the CCFL current. The Soft-start circuit offers a gradual increase of the power to the CCFL during the ignition period. The overvoltage protection block offers a regulated striking voltage for CCFLs. The striking time is programmable simply through an external component. The open-lamp protection is integrated in the protection block. This block intelligently differentiates the striking condition and open-lamp condition. ENA circuitry enables the operation of the IC through a TTL signal interface. Wide-dimming control is achieved through the burst-mode control block.

# **TYPICAL APPLICATION CIRCUIT**





# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 2. Functional Block Diagram**

# **PIN DESCRIPTION**



**1904** 

#### **ABSOLUTE MAXIMUM RATINGS WITH RESPECT TO INPUT POWER SOURCE RETURN REFERENCE**







#### **RECOMMENDED OPERATING RANGE**



*Note* (1)*: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The "Functional Specifications" table will define the conditions for actual device operation. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.*

# **FUNCTIONAL SPECIFICATIONS**





# **For the Make Specifications for OZ960 and OZ960I**<br> **E** Make Specifications for OZ960 and OZ960I<br> **FOR**  $\frac{15}{10}$  to ground<br>
(Pin 13) to ground<br>
(Pin 13) to ground<br>
Pin 19) to VDDA<br>
Pin 12) to VDDA<br>
Pin 12) to VDDA<br>
Pin **Table 1. Low Frequency Oscillator, Supply and Brake before Make Specifications for OZ960 and OZ960I**

 $Note<sup>(1)</sup>$ 

CT: capacitor from CT (Pin 18) to ground RT: resistor from RT (Pin 17) to ground

 $Note<sup>(2)</sup>$ 

LCT: capacitor from LCT (Pin 15) to ground LPWM: resistor from LPWM (Pin 13) to ground

 $Note<sup>(3)</sup>$ 

**SET (Pin 18) to ground<br>
SET (Pin 17) to ground<br>
m LCT (Pin 15) to ground<br>
m LPWM (Pin 13) to ground<br>
<b>NOR\_B** (Pin 19) to VDDA<br> **NOR\_B** (Pin 12) to VDDA<br> **NOR\_D** (Pin 11) to ground<br>
NDR\_D (Pin 11) to ground **Market Openhetations 151 Chengarity**<br> **Contained**<br> **Sologround**<br> **Market Openhetations**<br> **Market Openhetations**<br> **Market Openhetations**<br> **Market Openhetations**<br> **Market Openhetations**<br> **Market Openhetations**<br> **Market Open** Ca: capacitor from PDR\_A (Pin 19) to VDDA Cb: capacitor from NDR\_B (Pin 20) to ground Cc: capacitor from PDR\_C (Pin 12) to VDDA Cd: capacitor from NDR\_D (Pin 11) to ground

 $Note<sup>(4)</sup>$ 

Not subject to production testing.

# **FUNCTIONAL INFORMATION**

#### **1. Steady-State Operation**

simulated of the unit of the control of the simulation of the control of the simulation of the control of the simulation of the simulation of the simulation of the U. This control in the simulation of the simulation of the Examentar of the diagnal switchear which the main intelligently with the formulation of the five based of the main switch and switch and switch and switch and the momental of the control of the investigate in the main swit Refer to the schematic shown in Figure 1, the OZ960 drives a full-bridge power train where the transformer couples the energy from the power source to the secondary CCFL load. The switches in the bridge denoted as QA, QB, QC and QD are configured such that QA and QB, QC and QD are turned on complementarily. The duration of QA and QD, QB and QC turn on simultaneously determines an amount of energy put into the transformer which in turn delivers to the CCFL. The current in CCFL is sensed via resistor R9 and regulated through the adjustment of the turn-on time for both diagonal switches. This is accomplished through an error amplifier in the current feedback loop. A voltage loop is also established to monitor the output voltage so that a programmable striking voltage is achieved. The OVP represents the peak-detect signal of the voltage on the output of the transformer. A softstart circuit ensures a gradual increase in the input and output power. The soft-start capacitor determines the rate of rise of the voltage on SST pin where the voltage level determines the ontime duration of QA and QD, QB and QC diagonal switches. This minimizes the surge impacts in circuit designs.

giant to the ENA pin of the IC after<br>
e applied to VDDA initiates the<br>
circuit. The output drives, include<br>
3, PDR\_C and NDR\_D put out a<br>
square pulse. The frequency is<br>
R4 and C5 where they are<br>
RT and CT pins respectivel The soft-start capacitor<br>
For soft-schience of the voltage on SST<br>
For the voltage on SST<br>
For the voltage on SCCFL. The burst-mode frequency<br>
amd QD, QB and QC<br>
in the schematic,<br>
For OZ960 inverter operates in a consumpt determines the one of the property of the constant in the constant in the scheme of the constant infinites the surge of the schematic methem of the Case of the constant infinites and und NDR\_D put out a wariable-frequency Apply enable signal to the ENA pin of the IC after the bias voltage applied to VDDA initiates the operation of the circuit. The output drives, include PDR\_A, NDR\_B, PDR\_C and NDR\_D put out a complementary square pulse. The frequency is determined by R4 and C5 where they are connected to RT and CT pins respectively. Initially, the energy converted from the power source to the CCFL is low due to the soft start function. It increases as soft start capacitor voltage increases linearly with time. The voltage at the secondary side of the transformer T1 increases correspondingly. This process continues until the CCFL current is detected and reaches a regulated value. The output of the error amplifier, CMP, follows the feedback signal, commands a proper switching among the four output drives to maintain current regulation. The operations of the four switches are implemented with zero-voltage-switching to provide a highefficiency power conversion.

In the case of open-lamp condition, the OZ960 provides a programmable striking-frequency intelligence to optimize the ignition scheme. This is implemented through resistor R5. Effectively, R5 is in parallel with R4 to yield a required striking frequency. In addition, the striking time is also programmable through the capacitor C8. Striking voltage, or the open-lamp voltage, is regulated through a voltage feedback loop where output voltage is monitored. The signal, being sent to the OVP pin, commands the output drives to provide the desired output voltage. This design provides high degree of flexibility while maintaining OZ960 a very high integration device.

One protection feature needed is removing the lamp during normal operation. The OZ960 senses the missing current signal through current amplifier, it shuts off the output drives and stay in the latched mode. This is differentiated intelligently with turning on the inverter while CCFL is not connected. Recycle of the IC power is necessary to resume normal operation.

implemented by adjusting the am<br>hergy processed and delivered to the C<br>WM burst-mode scheme is internally ge<br>hich provides 0% to 100% wide<br>ontrol. An input analog voltage signal is<br>iM pin and determines the dimming lev<br>CFL Dimming control: dimming control of the inverter is implemented by adjusting the amount of energy processed and delivered to the CCFL. A PWM burst-mode scheme is internally generated which provides 0% to 100% wide dimming control. An input analog voltage signal is fed into DIM pin and determines the dimming level of the CCFL. The burst-mode frequency is programmable through a capacitor C10 as shown in the schematic.

The OZ960 inverter operates in a constant frequency mode. This eliminates any undesired interference between inverter and LCD panels where the interference is usually associated with variable-frequency designs.

Symmetrical drive to the power transformer gives a very dynamic choice of selecting transformers. This vulnerable design offers flexibility to the system designers to choose transformer sources. There is no limitation to the gap-less transformer.

#### **2. CCFL Ignition Time**

Ignition time for CCFLs varies with CCFL length, diameter, module package and temperature. The OZ960 provides a flexible design where a capacitor is connected to CTIMR pin to determine the necessary striking time. An approximate of the timing calculation is:

 $T[second] = C[uF]$ 

This capacitor remains reset at no charge if lamp is connected and at normal operation.

#### **3. Protection**

Open-lamp protection in the ignition period is provided through both OVP and CTIMR to ensure a rated voltage is achieved and a required timing is satisfied. Removal of the CCFL during normal operation will trigger the current amplifier output and shuts off the inverter. This is a latch function.

#### **4. OVP**

The OVP threshold is set at 2V nominal. When the output voltage reaches the threshold, it commands the PWM controller to maintain the driving level. This ensures that output gets sufficient striking voltage while operating the power transformer safely.

#### **5. ENA**

Applying positive TTL logic to the ENA pin enables the operation of the IC. The threshold of the ENA is set at 1.5V. Apply logic low to the ENA pin will disable the operation of the inverter. Toggle this signal allows the on/off tests for the inverter.

#### **6. Soft-Start -- SST**

Fraction is provided with a spectral<br>exted to SST pin. The soft-start<br>ated to the striking time for the<br>pre-diagonal switches are turned<br>one-diagonal switches are turned<br>one-diagonal switches are turned<br>one-diagonal switch The soft-start function is provided with a capacitor connected to SST pin. The soft-start time is not related to the striking time for the CCFL. It simply provides a rate of rise for the pulse width where diagonal switches are turned on. Normally, a 0.47uF capacitor is connected.

#### **7. Error Amplifier**

The CCFL current is regulated through this error amplifier. It also provides an intelligence of differentiating open-lamp striking versus removing the lamp during normal operation. The non-inverting reference is at 1.25V nominal.

#### **8. Operating frequency**

A resistor RT and a capacitor CT determine the operating frequency of OZ960. The frequency is calculated as:

$$
f[kHz] = \frac{68.5 \cdot 10^4}{C_T [pF] \cdot R_T [k\Omega]}
$$

The OZ960 also provides an optional striking frequency as desired. CCFL in a LCD module possesses parasitic that may require different striking voltage and frequency. This add-on feature could optimally accomplish the ignition process so that the CCFL life could be extended. When RT1 is used, it is connected in parallel with RT during the ignition period.

#### **9. Burst-Mode Dimming Control**

The OZ960 integrates a burst-mode dimming function to perform a wide dimming control for the CCFLs. The burst-mode frequency is determined by a capacitor C10 connected to LCT pin. The frequency can be calculated approximately by:



The Dim pin compares with the triangle<br>
DIT and yields a proper pulse width to ne<br> **cCFL** current. This pulse can a<br>
conitored through LPWM pin. The pealley of the LCT signal is 3V<br>
spectively.<br> **0. Output Drives**<br> **0. Out** The Dim pin compares with the triangle wave in LCT and yields a proper pulse width to modulate the CCFL current. This pulse can also be monitored through LPWM pin. The peak and valley of the LCT signal is 3V and 1V respectively.

#### **10. Output Drives**

the output voltage reaches the threshold, it is equency can be calculated approximately by:<br>
driving level. This ensues that output gets<br>
sufficient striking voltage while operating the<br>
sufficient striking voltage while o **FORMALL SET AMBURGE THE CONDUCED THE SCHOOL CONDUCT THE SCHOOL CONDUCT SIGNALLY CONDUCT SIGNALLY THE SOFT PIP. The soft-start<br>
<b>FORMALLY SET PORTALLY SUPPER SCHOOL CONDUCT**<br> **FORMALLY SET PORTALLY SUPPER SCHOOL CONDUCT**<br> **Mathemation of the separation of the set of the simultaneously. These include two NMOS and a rate of rise for the simultaneously. These include two NMOS and switches are time of** This ensures that output gets<br>
image while operating the<br>
mer safely.<br>
We TTL logic to the ENA pin<br>
are rateful of the C. The three policies are poperation of the line of the CCFL current. This pulse can also be<br>
at at 1.5 The four output drives are designed so that switches QA and QB, QC and QD never turn on simultaneously. These include two NMOS and two PMOS transistors. The configuration prevents any shoot-through issue associated with bridge-type power conversion applications. Adjusting the overlap conduction between QA and QD, QB and QC, the CCFL current regulation is achieved. This overlap is also adjusted while the voltage applied from the battery varies. At a specific CCFL current, the input power is maintained almost constant.

# **PACKAGE INFORMATION (SSOP 150mil)**



# **PACKAGE INFORMATION (SOP 300mil)**



# **OZ960**

# **PACKAGE INFORMATION (DIP 300mil)**



# **IMPORTANT NOTICE**

No portion of O<sub>2</sub>Micro specifications/datasheets or any of its subparts may be reproduced in any form, or by any means, without prior written permission from  $O<sub>2</sub>Micro$ .

O2Micro and its subsidiaries reserve the right to make changes to their datasheets and/or products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

O2Micro warrants performance of its products to the specifications applicable at the time of sale in accordance with O<sub>2</sub>Micro's standard warranty. Testing and other quality control techniques are utilized to the extent O<sub>2</sub>Micro deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customer acknowledges that O2Micro products are not designed, manufactured or intended for incorporation into any systems or products intended for use in connection with life support or other hazardous activities or environments in which the failure of the O<sub>2</sub>Micro products could lead to death, bodily injury, or property or environmental damage ("High Risk Activities"). O<sub>2</sub>Micro hereby disclaims all warranties, and O<sub>2</sub>Micro will have no liability to Customer or any third party, relating to the use of O<sub>2</sub>Micro products in connection with any High Risk Activities.

exercise of the methodic of the method of the state of the methodic intended for the methodic intended for the methodic intended fo The time of O<sub>2</sub>Micro productively, relating to the use of O<sub>2</sub>Micro productively, "Support") that O<sub>2</sub>Micro may productively, "Support") that O<sub>2</sub>Micro may productively, "Support") that O<sub>2</sub>Micro may productively as a cou Imitation, regarding the design, development or debugging of your circuit boat  $\hat{P}$  ded "AS IS." O<sub>2</sub>Micro does not make, and hereby disclaims, any warranties ort, including, without limitation, any warranties of mercha Including, without initiation, any warranty that such Support will be accurate or error free or that your circuit<br>warranty, that such Support will be accurate or error free or that your circuit<br>ill be operational or functi **Show that the mail of the state of the state of the state of the state of the control of the control of the Colliffort of the Colli** Any support, assistance, recommendation or information (collectively, "Support") that O2Micro may provide to you (including, without limitation, regarding the design, development or debugging of your circuit board or other application) is provided "AS IS." O2Micro does not make, and hereby disclaims, any warranties regarding any such Support, including, without limitation, any warranties of merchantability or fitness for a particular purpose, and any warranty that such Support will be accurate or error free or that your circuit board or other application will be operational or functional. O<sub>2</sub>Micro will have no liability to you under any legal theory in connection with your use of or reliance on such Support.

#### **COPYRIGHT © 2002, O2Micro International Limited**

**SERIAL NO.**