

# Novel Low Cost Green-Power PWM Controller With Low EMI Technique

#### **Feature**

- Low Cost, PWM&PFM&CRM (Cycle Reset Mode)
- Low Start-up Current (about 3μA)
- Low Operating Current (about 1.2mA)
- Current Mode Operation
- Under Voltage Lockout (UVLO)
- Built-in Synchronized Slope Compensation
- Built-in Low EMI Technique
- Programmable PWM Frequency
- Audio Noise Free Operation
- Leading edge Blanking on Sense input
- Constant output power limiting for universal AC input Range
- SOT-23-6L \ SOP8 and DIP-8 Pb-Free

#### Packaging

- Good Protection Coverage With Auto Self-Recovery
- Compatible with SG6848 (6849) / SG5701/SG5848/LD7535 (7550) / OB2262 (2263)/OB2278 (2279)

### Complete Protection with

- Soft Clamped GATE output voltage 18.0V
- > VDD over voltage protect 34.0V
- Cycle-by-cycle current limiting
- Output SCP (Short circuit Protection)
- Output OLP (Over Load Protection)
- High-Voltage CMOS Process with ESD

### **Applications**

- Switching AC/DC Adaptor
- Battery Charger
- Open Frame Switching Power Supply
- Standby Power Supplies
- Set-Top Box Power Supplies
- 384X Replacement

### **General Description**

The CR6853 is a highly integrated low cost current mode PWM controller, which is ideal for small power current mode of offline AC-DC fly-back converter applications. Making use of external resistors, the IC changes the operating frequency and automatically enters the PFM/CRM (Cycle Reset Mode) under light-load/zero-load conditions. This can minimize standby power consumption and achieve power-saving functions. With a very low start-up current, the CR6853 could use a large value start-up resistor (2M $\Omega$ ).

Built-in synchronized slope compensation enhances the stability of the system and avoids sub-harmonic oscillation. Dynamic peak current limiting circuit minimizes output power change caused by delay time of the system over a universal AC input range. Leading edge blanking circuit on current sense input could remove the signal glitch due to snubber circuit diode reverse recovery and thus greatly reduces the external component count and system cost in the design. Cycle-by-Cycle current limiting ensures safe operation even during short-circuit.

Excellent EMI performance is achieved built-in soft driver and low EMI technique. The CR6853 offers perfect protection like OVP(Over Voltage Protection). OLP(Over Load Protection). SCP(Short circuit protection). OTP. Sense Fault Protection and OCP(Over current protection). The CR6853's output driver is soft clamped to maximum 18.0V to protect the power MOSFET. CR6853 is offered in SOT-23-6L, SOT-8 and DIP-8 packages.

1/12

### **Pin Assignment**



### **Pin Descriptions**

| Name | Description                                                              |
|------|--------------------------------------------------------------------------|
| GND  | GND Pin                                                                  |
| ED   | Voltage feedback pin. Output current of this pin could controls the PWM  |
| FB   | duty cycle、OLP and SCP.                                                  |
| RI   | This pin is to program the switching frequency. By connecting a resistor |
| Ki   | to ground to set the switching frequency.                                |
| SEN  | Current sense pin, a resistor connects to sense the MOSFET current.      |
| VDD  | Supply voltage pin.                                                      |
| GATE | Totem output to drive the external power MOSFET.                         |

### **TYPICAL APPLICATION**



### **Block Diagram**



**Simplified Internal Circuit Architecture** 

**Absolute Maximum Ratings** 

| Symbol           | Parameter                     | Rating          | Unit  |              |                        |
|------------------|-------------------------------|-----------------|-------|--------------|------------------------|
| $V_{DD}$         | Supply voltage Pin Voltage    |                 |       | 40           | V                      |
| I <sub>OVP</sub> | VDD OVP maximal enter curre   | ent             |       | 20           | mA                     |
| $V_{FB}$         | Input Voltage to FB Pin       |                 |       | -0.3 to 6V   | V                      |
| $V_{SEN}$        | Input Voltage to SEN Pin      |                 |       | -0.3 to 6V   | V                      |
| P <sub>D</sub>   | Power Dissipation             |                 |       | 300          | mW                     |
|                  | ESD Capability, HBM Model     |                 |       | 2500         | V                      |
|                  | ESD Capability, Machine Model |                 |       | 250          | V                      |
|                  | Lead Temperature              | SOT-23-6L (20S) |       |              | $^{\circ}\!\mathbb{C}$ |
| $T_L$            | (Soldering)                   | DIP-8           | (10S) | 260          | $^{\circ}\mathbb{C}$   |
|                  | (Coldernig)                   | SOP-8           | (10S) | 230          | $^{\circ}\!\mathbb{C}$ |
| T <sub>STG</sub> | Storage Temperature Range     |                 |       | -55 to + 150 | $^{\circ}\!\mathbb{C}$ |

### **RECOMMENDED OPERATION CONDITION**

| Symbol            | Parameter                     | Min ~ Max | Unit         |
|-------------------|-------------------------------|-----------|--------------|
| VDD               | VDD Supply Voltage            | 10~30     | V            |
| RI                | RI PIN Resistor Value         | 100       | K ohm        |
| T <sub>OA</sub>   | Operation Ambient Temperature | -20~85    | $\mathbb{C}$ |
| P <sub>OMAX</sub> | Maximal Output Power          | 0~80      | W            |
| F <sub>PWM</sub>  | Frequency of PWM              | 30~150    | kHz          |

| Symbol                               | Parameter                           | Conditions                                                                                           | Min. | Тур. | Max. | Unit                                  |  |  |
|--------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|---------------------------------------|--|--|
| Supply Voltage (V <sub>DD</sub> Pin) |                                     |                                                                                                      |      |      |      |                                       |  |  |
| I <sub>ST</sub>                      | Startup Current                     |                                                                                                      |      | 3.0  | 20.0 | μА                                    |  |  |
|                                      |                                     | V <sub>FB</sub> =0V                                                                                  |      | 3.0  |      | mA                                    |  |  |
| I <sub>SS</sub>                      | Operating Current                   | V <sub>FB</sub> =3V                                                                                  |      | 1.2  |      | mA                                    |  |  |
|                                      |                                     | V <sub>FB</sub> =0V   3.0   20.0   μ   V <sub>FB</sub> =3V   1.2   m   m   m   m   m   m   m   m   m | mA   |      |      |                                       |  |  |
| VDD <sub>ON</sub>                    | Turn-on Threshold Voltage           |                                                                                                      | 13.0 | 14.0 | 15.0 | V                                     |  |  |
| VDD <sub>OFF</sub>                   | Turn-off Threshold Voltage          |                                                                                                      | 7.8  | 8.8  | 9.8  | V                                     |  |  |
| VDD <sub>CLAMP</sub>                 | VDD Clamp Voltage                   | I <sub>VDD</sub> =10mA                                                                               |      | 34.0 |      | V                                     |  |  |
| \/DD                                 | Anti Intermission Surge             |                                                                                                      |      | 0.4  |      | .,                                    |  |  |
| VDD <sub>AIS</sub>                   | VDD Voltage                         |                                                                                                      |      | 9.4  |      | V                                     |  |  |
|                                      |                                     | •                                                                                                    | •    | •    |      |                                       |  |  |
| Voltage Fe                           | edback (FB Pin)                     |                                                                                                      |      |      |      |                                       |  |  |
| I <sub>FB</sub>                      | Short Circuit Current               | V <sub>FB</sub> =0V                                                                                  |      | 0.7  |      | mA                                    |  |  |
| $V_{FB}$                             | Open Loop Voltage                   | V <sub>FB</sub> =Open                                                                                |      | 4.8  |      | V                                     |  |  |
| I <sub>FB_0D</sub>                   | Zero Duty Cycle FB current          |                                                                                                      |      | 0.59 |      | mA                                    |  |  |
| I <sub>PFM</sub>                     | Enter PFM FB current                |                                                                                                      |      | 0.50 |      | mA                                    |  |  |
| I <sub>CRM</sub>                     | Enter CRM FB current                |                                                                                                      |      | 0.55 |      | mA                                    |  |  |
| $V_{PFM}$                            | Enter PFM Threshold V <sub>FB</sub> |                                                                                                      |      | 1.80 |      | V                                     |  |  |
| $V_{CRM}$                            | Enter CRM Threshold V <sub>FB</sub> |                                                                                                      |      | 1.40 |      | V                                     |  |  |
| I <sub>OLP&amp;SCP</sub>             | Enter OLP&SCP FB current            |                                                                                                      |      | 170  |      | uA                                    |  |  |
| V <sub>OLP&amp;SCP</sub>             | Enter OLP&SCP FB voltage            |                                                                                                      |      | 3.7  |      | V                                     |  |  |
| T <sub>OLP&amp;SCP</sub>             | OLP&SCP min. delay Time             | RI=100K                                                                                              | 33   | 35   | 50   | mS                                    |  |  |
|                                      |                                     |                                                                                                      |      |      |      |                                       |  |  |
| Current Se                           | ensing (SEN Pin)                    |                                                                                                      |      |      |      |                                       |  |  |
|                                      | SEN Maximum Voltage Level           | RI=100K,                                                                                             |      | 0.00 |      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |  |
| $V_{TH\_L}$                          | (Dmin=0%)                           | FB=3.3V                                                                                              |      | 0.80 |      | V                                     |  |  |
| \/                                   | SEN Maximum Voltage                 | RI=100K,                                                                                             |      | 1.05 |      | V                                     |  |  |
| $V_{TH\_H}$                          | Level(Dmax=78%) FB=3.3V             |                                                                                                      | 1.05 |      | v    |                                       |  |  |
| T <sub>PD</sub>                      | Delay to Output                     | FB=3.3V                                                                                              |      | 75   |      | ns                                    |  |  |
| R <sub>CS</sub>                      | Input Impedance                     |                                                                                                      |      | 40   |      | ΚΩ                                    |  |  |
|                                      |                                     |                                                                                                      |      |      |      |                                       |  |  |

### CR6853

| T <sub>LEB</sub>    | Leading edge blanking time | RI=100K                |            | 300  |                                       | nS  |
|---------------------|----------------------------|------------------------|------------|------|---------------------------------------|-----|
|                     | (LEB)                      |                        |            |      |                                       |     |
| Oscillator (RI Pin) |                            |                        |            |      |                                       |     |
| Fosc                | Normal Frequency           | RI=100Kohm             | 60         | 65   | 70                                    | KHz |
| F <sub>PFM</sub>    | PFM Frequency              | RI=100Kohm             |            | 22   |                                       | KHZ |
| DC <sub>MAX_W</sub> | Maximum Duty Cycle PWM     | RI=100Kohm             |            | 78   |                                       | %   |
| DC <sub>MAX_F</sub> | Maximum Duty Cycle PFM     | RI=100Kohm             |            | 78   |                                       | %   |
| Δ F <sub>TEMP</sub> | Frequency Temp. Stability  | -30-100℃               |            | 5    |                                       | %   |
| T <sub>BLANK</sub>  | Leading-Edge Blanking Time |                        |            | 300  |                                       | nS  |
| F <sub>JITTER</sub> | Frequency jitter           | RI=100Kohm             | -4         |      | 4                                     | %   |
|                     |                            |                        |            |      |                                       |     |
| GATE Driv           | ve Output (GATE Pin)       |                        |            |      |                                       |     |
|                     | Output Low Level           | V <sub>DD</sub> =16V,  |            |      | 0.0                                   | V   |
| V <sub>OL</sub>     |                            | I <sub>O</sub> =20mA   |            |      | 8.0                                   | V   |
| V <sub>OH</sub>     | Output High Level          | V <sub>DD</sub> =16V,  |            |      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V   |
| ∨ он                |                            | I <sub>O</sub> =20mA   | 10         |      |                                       | v   |
| T <sub>R1</sub>     | Rising Time                | C <sub>L</sub> =500pF  |            | 123  |                                       | ns  |
| T <sub>F1</sub>     | Falling Time               | C <sub>L</sub> =500pF  |            | 71   |                                       | ns  |
| T <sub>R2</sub>     | Rising Time                | C <sub>L</sub> =1000pF |            | 248  |                                       | ns  |
| T <sub>F2</sub>     | Falling Time               | C <sub>L</sub> =1000pF |            | 116  |                                       | ns  |
| T <sub>R3</sub>     | Rising Time                | C <sub>L</sub> =1500pF |            | 343  |                                       | ns  |
| T <sub>F3</sub>     | Falling Time               | C <sub>L</sub> =1500pF |            | 153  |                                       | ns  |
| T <sub>R4</sub>     | Rising Time                | C <sub>L</sub> =2000pF |            | 508  |                                       | ns  |
| T <sub>F4</sub>     | Falling Time               | C <sub>L</sub> =2000pF |            | 209  |                                       | ns  |
| VG <sub>CLAMP</sub> | Output Clamp Voltage       | VDD=20V                |            | 18.0 |                                       | V   |
| Low EMI to          | echnique                   |                        |            |      |                                       |     |
| f <sub>EMI</sub>    | Low EMI frequency          | RI=100Kohm             |            | 65   |                                       | KHz |
| Af osc              | Frequency modulation range | RI=100Kohm             | -3         |      | 3                                     | %   |
| ∆f_osc              | /Base frequency            | MI- IUUNUIIII          | <u>-</u> ၁ |      |                                       | 70  |
|                     |                            | -                      |            |      |                                       |     |

### OPERATION DESCRIPTION Current Mode

Compared to voltage mode control. current mode control has a current feedback loop. When the voltage of the Sense resistor peak current of the primary winding reaches the internal setting value  $V_{\text{TH}}$ , the register resets and the power MOSFET cuts off. So, to detect and modulate the peak current cycle-by-cycle could control the output of the power supply. The current feedback has a good linear modulation rate and a fast input and output dynamic impact, and avoid the pole that the output filter inductance brings and the two-class system descends to the one-class. So it widens the frequency range and optimizes overload protection and short circuit protection.

## Startup Current and Under Voltage Lockout

The startup current of CR6853 is set to be very low so that a large value startup resistor can be used to minimize the power loss. For AC to DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor and a 10uF/25V VDD hold capacitor could be used.

The turn-on and turn-off threshold of the CR6853 is designed to 14V/8.8V. During startup, the hold-up capacitor must be charge to 14.0V through the startup resistor. The hysteresis is implemented to prevent the shutdown from the voltage dip during startup.

### **Internal Bias and OSC Operation**

A resistor connected between RI pin and GND pin sets the internal constant current source to charge or discharge the internal fixed capacitor. The charge time and discharge time determines the internal clock speed and the switching frequency. Increasing the resistance will reduce the value of the input current and reduce the switching frequency. The relationship between RI and PWM switching frequency follows the below equation within the RI allowed range.

$$F_{OSC} = \frac{6500}{RI(K\Omega)}(kHz)$$

For example, a  $100k\Omega$  resistor RI could

generate a 20uA constant current and a 65kHz PWM switching frequency. The suggested operating frequency range of CR6853 is within 50KHz to 150KHz.

### **Green Power Operation**

The power dissipation of switching mode power supply is very important in zero load or light load condition. The major dissipation results from conduction loss, switching loss and consume of the control circuit. However, all of them relates to the switching frequency. There are many difference topologies has been implemented in different chip. The basic operation theory of all these approaches intends to reduce the switching frequency under light-load or no-load condition.

The CR6853's green power function adapts PWM、PFM and CRM combining modulation. When RI resistor is  $100 \mathrm{k}\,\Omega$ , the PWM frequency is  $65 \mathrm{kHz}$  in medium or heavy load operation. Through modifying the pulse width, The CR6853 could control output voltage. The current of FB pin increases when the load is in light condition and the internal mode controller enters PFM&PWM when the feedback current is over 0.5mA. The operation frequency of oscillator is to descend gradually. When the feedback current is over 0.55mA, the frequency of oscillator is invariable, namely  $22 \mathrm{kHz}$ .



**CR6853 Green-Power Function** 

To decrease the standby consumption of the power supply, Chip-Rail introduces the Cycle Reset Mode technology (CRM). If the feedback current is over 0.59mA, mode controller of the CR6853 would reset internal register all the time and cut off the GATE pin. While the output voltage is lower than the set value, the register would be set,

the GATE pin operate again. So the frequency of the internal OSC is invariable, the register would reset some pulses so that the practical frequency is decreased at the GATE pin.

## Internal Synchronized Slop Compensation

Although there are more advantages of the current mode control than conventional voltage mode control, there are still several drawbacks of peak-sensing current-mode converter, especially the open loop instability when it operates in higher than 50% of the duty-cycle. To solve this problem, the CR6853 is introduced an internal slope compensation adding voltage ramp to the current sense input voltage for PWM generation. It improves the close loop stability greatly at CCM, prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

$$V_{SLOP} = 0.33 \times \frac{DUTY}{DUTY_{MAX}} = 0.4389 \times DUTY$$



## **Current Sensing & Dynamic peak limiting**

The current flowing by the power MOSFET comes into being a voltage V<sub>SENSE</sub> on the Sense pin cycle-by-cycle, which compares to the internal reference voltage, and controls the reverse of the internal register, limits the peak current IMAX of the primary of the transformer. The transformer

energy is 
$$E = \frac{1}{2} \times L \times I_{MAX}^2$$
. So adjusting

the  $R_{SENSE}$  can set the maximal output power of the power supple. The current flowing by the power MOSFET has an extra Oct, 2008 V2.0

value ( 
$$\Delta I = \frac{V_{{\scriptscriptstyle I\!N}}}{L_{{\scriptscriptstyle P}}} \times T_{{\scriptscriptstyle D}}$$
 ) due to the system

delay time that is from detecting the current through the Sense pin to power MOSFET off in the CR6853 (Among these,  $V_{\text{IN}}$  is the primary winding voltage of the transformer and  $L_{\text{P}}$  is the primary wind inductance).  $V_{\text{IN}}$  ranges from 85VAC to 264VAC. To guarantee the output power is a constant for universal input AC voltage, there is a dynamic peak limit circuit to compensate the system delay T that the system delay brings on.



#### **OLP&SCP**

To protect the circuit from being damaged under the over load or short circuit condition, a smart OLP&SCP function is implemented in the CR6853. When short circuit or over load occurs in the output end. the feedback cycle would enhance the voltage of FB pin, while the voltage is over 3.7V or the current from FB is below 170uA, the internal detective circuit would send a signal to shut down the GATE and pull down the VDD voltage, then the circuit is restart. To avoid the wrong operation when circuit starts, the delay time is set. When the RI resistance is 100Kohm, the delay time  $T_{\text{OLP\&SCP}}$  is between 33mS and 50mS. The relationship between RI and TOLPASCE follows the below equation.

$$\frac{RI \times 2}{6 \times 10^3} (mS) < T_{OLP \& SCP} < \frac{RI \times 3}{6 \times 10^3} (mS)$$

### **Anti Intermission Surge**

When the power supplies change the heavy load to light load immediately, there could be tow phenomena caused by system delay. They are output voltage overshot and intermission surge. To avoid it, the anti intermission surge is built in the CR6853. If it occurs, the FB current is to increase rapidly, the GATE would be cut off for a while, VDD pin voltage descends gradually. When VDD reaches 9.4V, the GATE pin would operate again, which the frequency is 22KHz.

### Leading-edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike will inevitably occur at the Sense pin, which would disturb the internal signal from the sampling of the R<sub>SENSE</sub>. There is a 300nS leading edge blanking time built in to avoid the effect of the turn-on spike, and the power MOSFET cannot be switched off during the moment. So that the conventional external RC filtering on sense input is no longer required.



### **Over Voltage Protection (OVP)**

There is a 34V over-voltage protection

circuit in the CR6853 to improve the credibility and extend the life of the chip. When the VDD voltage is over 34V, the GATE pin is to shutdown immediately and the VDD voltage is to descend rapidly.

### **GATE Driver & Soft Clamped**

The CR6853' output designs a totem pole to drive a periphery power MOSFET. The dead time is introduced to minimize the transfixion current during the output operating. The novel soft clamp technology is introduced to protect the periphery power MOSFET from breaking down and current saturation of the Zener.

### Low EMI technique

The frequency low EMI technique is introduced in the CR6853. As following figure, the internal oscillation frequency is modulated by itself. A whole surge cycle includes 128 pulses and the jittering ranges from -4% to +4%. Thus, the function could minimize the electromagnetic interferer from the power supply module.





Frequency low EMI

Oct, 2008 V2.0 8/12

### **CHARACTERIZATION PLOTS**

VDD=16V,RI=100Kohm,T<sub>A</sub>=25°C condition applies if not otherwise noted.

















## **PACKAGE DEMENSIONS** DIP-8L







## **Dimensions**

| Symbol |       | Millimeters | }      |       | Inches |       |
|--------|-------|-------------|--------|-------|--------|-------|
|        | Min.  | Тур.        | Max.   | Min.  | Тур.   | Max.  |
| Α      |       |             | 5.334  |       |        | 0.210 |
| A1     | 0.381 |             |        | 0.015 |        |       |
| A2     | 3.175 | 3.302       | 3.429  | 0.125 | 0.130  | 0.135 |
| b      |       | 1.524       |        |       | 0.060  |       |
| b1     |       | 0.457       |        |       | 0.018  |       |
| D      | 9.017 | 9.271       | 10.160 | 0.355 | 0.365  | 0.400 |
| Е      |       | 7.620       |        |       | 0.300  |       |
| E1     | 6.223 | 6.350       | 6.477  | 0.245 | 0.250  | 0.255 |
| е      |       | 2.540       |        |       | 0.100  |       |
| L      | 2.921 | 3.302       | 3.810  | 0.115 | 0.130  | 0.150 |
| eВ     | 8.509 | 9.017       | 9.525  | 0.335 | 0.355  | 0.375 |
| θ°     | 0°    | 7°          | 15°    | 0°    | 7°     | 15°   |

## SOT-23-6L



| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|--------|------------|----------------|----------------------|-------|--|
| Symbol | Min        | Max            | Min                  | Max   |  |
| А      | 0.700      | 1.000          | 0.028                | 0.039 |  |
| A1     | 0.000      | 0.100          | 0.000                | 0.004 |  |
| В      | 1.397      | 1.803          | 0.055                | 0.071 |  |
| b      | 0.300      | 0.559          | 0.012                | 0.022 |  |
| С      | 2.591      | 3.000          | 0.102                | 0.118 |  |
| D      | 2.692      | 3.099          | 0.106                | 0.122 |  |
| е      | 0.838      | 1.041          | 0.033                | 0.041 |  |
| Н      | 0.080      | 0.254          | 0.003                | 0.010 |  |
| L      | 0.300      | 0.610          | 0.012                | 0.024 |  |

## **SOP-8L**



## **Dimensions DISCLAIMERS**

| Symbol   |       | Millimeter |       |       | Inch     |       |
|----------|-------|------------|-------|-------|----------|-------|
| Syllibol | Min.  | Тур.       | Max.  | Min.  | Тур.     | Max.  |
| Α        | 1.346 |            | 1.752 | 0.053 |          | 0.069 |
| A1       | 0.101 |            | 0.254 | 0.004 |          | 0.010 |
| b        |       | 0.406      |       |       | 0.016    |       |
| С        |       | 0.203      |       |       | 0.008    |       |
| D        | 4.648 |            | 4.978 | 0.183 |          | 0.196 |
| Е        | 3.810 |            | 3.987 | 0.150 |          | 0.157 |
| е        | 1.016 | 1.270      | 1.524 | 0.040 | 0.050    | 0.060 |
| F        |       | 0.381X45   |       |       | 0.015X45 |       |
| Н        | 5.791 |            | 6.197 | 0.228 |          | 0.244 |
| L        | 0.406 |            | 1.270 | 0.016 |          | 0.050 |
| θ°       | 0°    |            | 8°    | 0°    |          | 8°    |