The Future of Analog IC Technology ## 2A,24V Input, 600kHz Switching Li-Ion Battery Charger MPS CONFIDENTIAL AND PROPRIETARY INFORMATION - BYD INTERNAL USE ONLY #### DESCRIPTION The MP2612 is a monolithic switching charger for 2-, 3- series Li-lon cells battery with a built in internal power MOSFET. It achieves up to 2A charge current with current mode control for fast loop response and easy compensation. The charge current can be programmed by sensing the current through an accurate sense resistor. MP2612 regulates the battery voltage and charge current using two control loops to realize high accuracy CC charge and CV charge. Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown. Other safety features include battery temperature monitoring, charge status indication and programmable timer to finish the charging cycle. The MP2612 requires a minimum number of readily available standard external components. The MP2612 is available in 16-pin QFN package. #### **FEATURES** - Charges 2-, 3- Series Li-Ion Cells - Wide Operating Input Range - Up to 2 A Programmable Charging Current - ±0.75% V<sub>BATT</sub> Accuracy - 0.25Ω Internal Power MOSFET Switch - Up to 90% Efficiency - Fixed 600kHz Frequency - Preconditioning for fully depleted batteries - Charging Operation Indicator - Input Supply and battery fault indicator - Thermal Shutdown - Cycle-by-Cycle Over Current Protection - Battery Temperature Monitor and Protection #### APPLICATIONS - Distributed Power Systems - Chargers for 2-Cell or 3-Cell Li-Ion Batteries - Pre-Regulator for Linear Regulators - Smart Phones - Net-book ## TYPICAL APPLICATION Figure 1—Standalone Switching Charger <sup>&</sup>quot;MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. Figure 2—Switching Charger with Power Path Management #### ORDERING INFORMATION | Part Number* | Package | Top Marking | Temperature | |--------------|-----------|-------------|----------------| | MP2612ER | 4X4 QFN16 | 2612ER | –20°C to +85°C | <sup>\*</sup>For Tape & Reel, add suffix –Z (eg. MP2612ER–Z); For RoHS compliant packaging, add suffix –LF (eg. MP MP2612ER–LF–Z) #### PACKAGE REFERENCE | | 141 | |-----------------|---------| | <b>ABSOLUTE</b> | DATING | | ADSULUIE | KATINGS | | Supply Voltage V <sub>IN</sub> | 26V | |----------------------------------------|---------------------------------| | V <sub>SW</sub> 0 | $.3V \text{ to } V_{IN} + 0.3V$ | | V <sub>BST</sub> | V <sub>SW</sub> + 6V | | V <sub>CSP</sub> , V <sub>BATT</sub> , | 0.3V to +18V | | All Other Pins | -0.3V to $+6$ V | | Continuous Power Dissipation | $(T_A = +25^{\circ}C)^{(2)}$ | | | 2.7W | | Junction Temperature | 150°C | | Lead Temperature | | | Storage Temperature | –65°C to +150°C | | Recommended Operating | Conditions <sup>(3)</sup> | | Supply Voltage V <sub>IN</sub> | | Operating Temperature...... -20°C to +85°C | | Thermal Resistance <sup>(4)</sup> | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ | | |---|-----------------------------------|-------------------------|----------------------------|------| | , | 4x4 QFN16 | 46 | . 10 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/ θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - Measured on JESD51-7 4-layer board. ## **ELECTRICAL CHARACTERISTICS** (5) $V_{IN}$ = 19V, $T_A$ = +25°C, CELLS=0V, unless otherwise noted. | arameters Symbol Condition | | | Min | Тур | Max | Units | | |---------------------------------------------|---------------------|------------------------------------|----------------------|--------|--------|--------|----------| | | | CELLS=0V, RT | | 8.358 | 8.4 | 8.442 | | | Terminal Battery Voltage | $V_{BATT}$ | CELLS= VREF33,<br>RT | | 12.537 | 12.6 | 12.663 | V | | | $I_{CSP}, I_{BATT}$ | Charging disabled | | | | 1 | | | | $I_{CSP}, I_{BATT}$ | | I <sub>CHG</sub> =0A | | 20 | | | | CSP, BATT Current | I <sub>CSP</sub> | Charging | Trickle | | 30 | | μA | | | I <sub>BATT</sub> | enabled | Charge | × . | 20 | | <b>P</b> | | | I <sub>CSP</sub> | | CC | | 120 | | | | | I <sub>BATT</sub> | | Charge | | 20 | | | | Switch On Resistance | R <sub>DS(ON)</sub> | | | | 0.25 | | Ω | | Switch Leakage | | EN = 4V, \ | $V_{SW} = 0V$ | A | 0 | 10 | μΑ | | Peak Current Limit | CC | | GV | 4 | 4.6 | 5.2 | Α | | | Trickle | | | 1.4 | 1.7 | 2 | Α | | CC current | I <sub>CC</sub> | | | 1.8 | 2.0 | 2.2 | Α | | Trickle charge current | ITRICKLE | | | | 10% | | lcc | | Trickle charge voltage threshold | | | 150 | | 2.8 | | V | | Trickle charge hysteresis | | N AIV | | | 300 | | mV | | Termination current threshold | IBF | | | 5% | 10% | 15% | lcc | | Oscillator Frequency | | CELLS=0\<br>V <sub>BATT</sub> =4.5 | | | 600 | | kHz | | Fold-back Frequency | | V <sub>BATT</sub> =0V | | | 150 | | kHz | | Maximum Duty Cycle | | V <sub>BATT</sub> =0V | | 90 | | | % | | Maximum current Sense Voltage (CSP to BATT) | V <sub>SENSE</sub> | | | 180 | 200 | 220 | mV | | Minimum On Time (5) | t <sub>ON</sub> | CELLS=0\<br>V <sub>BATT</sub> =5V | /, | | 100 | | ns | | Under Voltage Lockout Threshold Rising | | | | 3.8 | 4 | 4.2 | V | | Under Voltage Lockout Threshold Hysteresis | | | | | 300 | | mV | | Open-drain sink current | | $V_{DRAIN} = 0.3$ | 3V | 5 | | | mA | | Dead-battery indication | | Stay at tric | kle mode | 30 | | | min | | Termination delay | | Time after reached | $I_{BF}$ | 1 | | | min | | Termination delay | | Time after reached | $I_{BF}$ | 1 | | | min | | Recharge threshold at Vbatt | $V_{RECHG}$ | | | | 4.0 | | V/cell | | Recharge Hysteresis | | | | | 100 | | mV | | 10k RNTC rising | | NCP18X10 | 03F, 0°C | | 4.1609 | | kΩ | | 10k RNTC falling | | NCP18X10 | 03F, 50°C | | 27.768 | | kΩ | # MPS CONFIDENTIAL AND PROPRIETARY INFORMATION - BYD INTERNAL USE ONLY ELECTRICAL CHARACTERISTICS (continued) $V_{IN}$ = 19V, $T_A$ = +25°C, CELLS=0V, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------|--------|---------------------------------------------------|-----|-----|-----|-------| | VIN min head-room (reverse blocking) | | $V_{IN}$ - $V_{BATT}$ | | 300 | | mV | | BST cap min refresh rate | | | | 8 | | kHz | | EN Input Low Voltage | | | | | 0.4 | V | | En Input High Voltage | | | 1.8 | | | V | | EN Input Current | | EN=4V | | 2 | 7 | μΑ | | Liv input ourient | | EN=0V | | 0.2 | | μΛ | | | | EN=4V | | 0.2 | | mA | | Supply Current (Shutdown) | | EN =4V,<br>Consider VREF33<br>pin output current. | 0 | 0.4 | | mA | | Supply Current (Quiescent) | | EN=0V, CELLS=0V,<br>V <sub>BATT</sub> =4.5V | | | 2.0 | mA | | Thermal Shutdown (5) | | | | 150 | | °C | | VREF25 output voltage | | | | 2.5 | | V | | VREF33 output voltage | | | | 3.3 | | V | | VREF33 load regulation | | I <sub>LOAD</sub> =0 to 10mA | | 3.5 | 5 | mV | #### Notes: <sup>5)</sup> Guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS continued) $V_{\text{IN}}$ =19V, C1=4.7uF, C2=22uF, L=4.7uH, RS1=100m $\Omega$ , Real Battery Load, $T_{\text{A}}$ =25°C, unless otherwise noted. #### 2 Cell Battery Change Curve ## 2 Cell Charge Current vs. Battery Voltage #### 3 Cell Battery Change Curve ## 3 Cell Charge Current vs. Battery Voltage ### **NTC Control Window** #### **Current Sharing** ## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** $V_{\text{IN}}$ =19V, C1=4.7uF, C2=22uF, L=4.7uH, RS1=100m $\Omega$ , Real Battery Load, $T_{\text{A}}$ =25°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{\text{IN}}$ =19V, C1=4.7uF, C2=22uF, L=4.7uH, RS1=100m $\Omega$ , Real Battery Load, $T_{\text{A}}$ =25°C, unless otherwise noted. $20\mu$ s/div. 2s/div. 2ms/div. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{IN}}$ =19V, C1=4.7uF, C2=22uF, L=4.7uH, RS1=110m $\Omega$ , RS2=20m $\Omega$ , Real Battery Load, $T_{\text{A}}$ =25°C, unless otherwise noted. ### **PIN FUNCTIONS** | Pin # | Name | Description | |-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NTC | Thermistor Input. Connect a resistor from this pin to the pin VREF33 and the Thermistor from this pin to ground. | | 2 | ACOK | Valid Input Supply Indicator. A logic LOW on this pin indicates the presence of a valid input supply. | | 3 | CHGOK | Charging Completion Indicator. A logic LOW indicates charging operation. The pin will become an open drain once the charging is complete. | | 4 | VREF33 | Internal linear regulator 3.3V reference output. Bypass to GND with a $1\mu F$ ceramic capacitor. | | 5 | VREF25 | Internal linear regulator 2.5V reference output. | | 6 | EN | On/Off Control Input. | | 7 | CELLS | Command Input for the Number of Li-Ion Cells. Connect this pin to VREF33 for 3-cell operation or ground the pin for 2-cell operation. Do not leave this pin float. | | 8 | COMPV | V-LOOP Compensation. Decouple this pin with a capacitor and a resistor. | | 9 | COMPI | I-LOOP Compensation. Decouple this pin with a capacitor and a resistor. | | 10 | BATT | Positive Battery Terminal. | | 11 | CSP | Battery Current Sense Positive Input. Connect a resistor $R_{SEN}$ between CSP and BATT. The full charge current is: $I_{BATT} = \frac{200mV}{R_{SEN}}$ . | | 12 | GND | Ground. This pin is the voltage reference for the regulated output voltage. For this reason care must be taken in its layout. This node should be placed outside of the switching diode (D2) to the input ground path to prevent switching current spikes from inducing voltage noise into the part. | | 13 | TMR | Set time constant. 0.1uA current charges and discharges the external cap. | | 14 | BST | Bootstrap. This capacitor is needed to drive the power switch's gate above the supply voltage. It is connected between SW and BS pins to form a floating supply across the power switch driver. | | 15 | SW | Switch Output. | | 16 | IN | Supply Voltage. The MP2612 operates from a 9V to 24V unregulated input to charge 2~3 cell li-ion battery. Capacitor is needed to prevent large voltage spikes from appearing at the input. | | | 3 | | Figure 3—Functional Block Diagram #### **OPERATION** The MP2612 is a peak current mode controlled switching charger for use with Li-Ion batteries. Figure 3 shows the block diagram. At the beginning of a cycle, M1 is off. The COMP voltage is higher than the current sense result from amplifier A1's output and the PWM comparator's output is low. The rising edge of the 600 kHz CLK signal sets the RS Flip-Flop. Its output turns on M1 thus connecting the SW pin and inductor to the input supply. The increasing inductor current is sensed and amplified by the Current Sense Amplifier A1. Ramp compensation is summed to the output of A1 and compared to COMP by the PWM comparator. When the sum of A1's output and the Slope Compensation signal exceeds the COMP voltage, the RS Flip-Flop is reset and M1 turns off. The external switching diode D1 then conducts the inductor current. If the sum of A1's output and the Slope Compensation signal does not exceed the COMP voltage, then the falling edge of the CLK resets the Flip-Flop. #### Charge Cycle (Mode change: trikle→ CC→ CV) The battery curr ent is sensed via $R_{\text{SEN}}$ (Figure 3) and amplified by A2. The charge will start in "trickle charging mode" (10% of the $R_{\text{SEN}}$ programmed current lcc) until the battery voltage reaches 2.8V/cell. If the charge stays in the "trickle charging mode" for more than 30 minutes, "timer out" condition will be triggered, and the charger is terminated. Otherwise, the output of A2 is then regulated to the level set by $R_{\text{SEN}}$ lcc The charger is operating at "constant current charging mode." The duty cycle of the switcher is determined by the COMPI voltage that is regulated by the amplifier GMI. When the battery voltage reaches the "constant voltage mode" threshold, the amplifier GMV will regulate the COMP pin, and then the duty cycle. The charger will then operate in "constant voltage mode." #### **Automatic Recharge** 1 minute after the battery charging current drops below the termination threshold, the charger will cease charging and the CHGOK pin becomes an open drain. If for some reason, the battery voltage is lowered to 4.0V/Cell, recharge will automatically kick in. #### **Charger Status Indication** MP2612 has two open-drain status outputs: CHGOK and ACOK. The ACOK pin pulls low when an input voltage is greater than battery voltage 300mV and over the under voltage lockout threshold. CHGOK is used to indicate the status of the charge cycle. Table 1 describes the status of the charge cycle based on the CHGOK and ACOK outputs. **Table 1—Charging Status Indication** | ACOK | CHGOK | Charger status | |------|-------|---------------------------------------------------------------------| | low | low | In charging | | low | high | End of charge | | high | high | VIN absent. Vin-UVLO,<br>thermal shutdown, timer<br>out, EN disable | #### **Timer Operation** MP2612 uses internal timer to terminate the charge if the timer times out. The timer duration is programmed by an external capacitor at the TMR pin. The total charge time is: $$T_{TMR} = 3hours \times \frac{C_{TMR}}{1\mu F}$$ The MP2612 have two internal linear regulators power internal circuit, VREF33 and VREF25. The output of 3.3V reference voltage can also power external circuitry as long as the maximum current (50mA) is not exceeded. A 1 $\mu$ F bypass capacitor is required from VREF33 to GND to ensure stability. ## Negative Thermal Coefficient (NTC) Thermistor The MP2612 has a built-in NTC resistance window comparator, which allows MP2612 to sense the battery temperature via the thermistor packed internally in the battery pack to ensure a safe operating environment of the battery. A resistor with appropriate value should be connected from VREF33 to NTC pin and the thermistor is connected from NTC pin to GND. The voltage on NTC pin is determined by the resistor divider whose divide ratio depends on the battery temperature. When the voltage of pin NTC falls out of NTC window range, MP2612 will stop the charging. The charger will restart if the temperature goes back into NTC window range. #### **Power Path Management** Using MP8110 together with MP2612 can implement a switching charger circuit with power path management function, which realizes the current sharing of the charger and system load (Figure 2). In another word, MP8110 senses the system current and feeds back to MP2612 and MP2612 reduces charge current according to the increase of the system current. However, after the charge current decrease to 0, the system current can only be limited by the adapter. The system current is satisfied first and always. It chooses the adapter as its power source when the adapter plugs in, and the battery is the backup power source when the adapter is removed. Figure 4 to 8 shows the charge profile, operation waveform and flow chart, respectively. Figure 4—Li-Ion Battery Charge Profile Figure 5 — Power Path Management Function- Current Sharing Figure 6— Normal Charging Operation Flow Chart Figure 7— Power Path Management Operation Flow Chart $V_{BAT} < V_{BAT\_RECHG}$ ? Figure 8— Fault Protection Flow Chart #### APPLICATION INFORMATION #### **Setting the Charge Current** 1. Standalone Switching Charger The charge current of MP2612 is set by the sense resistor RS1 (Figure1). The charge current programmable formula is as following: $$I_{CHG}(A) = \frac{200 \text{mV}}{\text{RS}(m\Omega)} \tag{1}$$ 2. Switching Charger with Power Path Management When MP2612 is applied together with MP8110, the charge current setting should be calibrated. Figure 9 shows MP8110 sensing the system current and feeding back to the MP2612. Figure 9— System current sensing circuit The gain of MP8110 is set as: $$Gain = \frac{R_{GS1}}{R_{G1}}$$ (2) The voltage of OUT1 pin, $V_{\text{OUT1}}$ can be calculated from: $$V_{\text{OUT1}} = I_{\text{SYS}} \times \text{RS2} \times \text{Gain} = \frac{I_{\text{SYS}} \times \text{RS2} \times R_{\text{GS1}}}{R_{\text{O1}}}$$ (3) When system current increased $\Delta$ I<sub>SYS</sub>, to satisfy the charge current decreased $\Delta$ I<sub>SYS</sub> accordingly. The relationship should be: $$\Delta I_{\text{BAT}} = \frac{\Delta V_{\text{OUT1}}}{\text{RS1}} = \frac{\Delta I_{\text{SYS}} \times \text{RS2} \times \text{R}_{\text{GS1}}}{\text{RS1} \times \text{R}_{\text{G1}}} = \Delta I_{\text{SYS}}$$ (4) Because $\triangle$ I<sub>SYS</sub>= $\triangle$ I<sub>BAT</sub>, we can get: $$\frac{RS1}{RS2} = \frac{R_{GS1}}{R_{CI}}$$ (5) $R_{\text{GS1/2}}$ causes charge current sense error as it changes the sense gain of A2, which can be calculated from: $$G_{A2} = \frac{12.3 \text{ k}\Omega}{2 \text{ k}\Omega} + R_{G}(\text{k}\Omega)$$ (6) The charge current is set as: $$I_{CHG}(A) = \frac{1230}{G_{A2} \times RS(m)}$$ (7) Then the influence of R<sub>GS1</sub> to the charge current is: $$I_{QHG}(A) = \frac{2000 + R_{GS}(\Omega)}{10 \times RS(m)}$$ (8) To decrease the power loss of the sensing circuit, choose RS2 as small as possible, 20m is recommended. Too small R<sub>G1</sub> results in too big current sense error of MP8110, $50\,\Omega$ is at least. Substitute these two values into equation (5), then the calibrated charge current set formula in power path application is got from equation (8): $$I_{CHG}(A) = \frac{2000 + 2.5 \times RS(m)}{10 \times RS(m)}$$ (9) Following table is the calculated RS1 and R<sub>GS1</sub> value for setting different charge current. Table2—I<sub>CHG</sub> Set in Power Path Application | I <sub>CHG</sub> (A) | $R_{GS}(\Omega)$ | RS1(mΩ) | |----------------------|------------------|---------| | 2 | 280 | 110 | | 1.5 | 402 | 160 | | 1 | 665 | 260 | | 0.8 | 909 | 360 | | 0.5 | 2k | 800 | If choose different RS2 and $R_{\text{G1}}$ , re-calculated from (5) and (8), then get the different (9) and the table. Also, any relationship between $\Delta I_{SYS}$ and $\Delta I_{BAT}$ can be realized by re-calculate (4),(5) and (8). #### **Selecting the Inductor** A $1\mu H$ to $10\mu H$ inductor is recommended for most applications. The inductance value can be derived from the following equation. $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ (10) Where $\Delta I_L$ is the inductor ripple current. $V_{OUT}$ is the 2/3 cell battery voltage. Choose inductor current to be approximately 30% if the maximum charge current, 2A. The maximum inductor peak current is: $$I_{L(MAX)} = I_{CHG} + \frac{\Delta I_L}{2}$$ (11) Under light load conditions below 100mA, larger inductance is recommended for improved efficiency. For optimized efficiency, the inductor DC resistance is recommended to be less than $200m\Omega$ . #### Selecting the Input Capacitor The input capacitor reduces the surge current drawn from the input and also the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent high frequency switching current passing to the input. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 4.7µF capacitor is sufficient. #### **Selecting the Output Capacitor** The output capacitor keeps output voltage ripple small and ensures regulation loop stability. The output capacitor impedance should be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended. ## PC Board Layout The high frequency and high current paths (GND, IN and SW) should be placed to the device with short, direct and wide traces. The input capacitor needs to be as close as possible to the IN and GND pins. The external feedback resistors should be placed next to the FB pin. Keep the switching node SW short and away from the feedback network. ### **PACKAGE INFORMATION** ### **QFN16 (4mm x 4mm)** **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** **DETAIL A** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) JEDEC REFERENCE IS MO-220, VARIATION VGGC. - 5) DRAWING IS NOT TO SCALE. RECOMMENDED LAND PATTERN **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.